一种流水线式数字差分匹配滤波器的FPGA实现和VLSI设计

Kuang-Chan Liu, Wun-Chang Lin, Chorng-Kuang Wang
{"title":"一种流水线式数字差分匹配滤波器的FPGA实现和VLSI设计","authors":"Kuang-Chan Liu, Wun-Chang Lin, Chorng-Kuang Wang","doi":"10.1109/CICC.1996.510515","DOIUrl":null,"url":null,"abstract":"A digital matched filter having a differential and pipelined structure is proposed for CDMA (Code Division Multiple Access) communication systems. A novel differential PN (Pseudo-Noise) code scheme is adopted to reduce the number of multiplication and summation (M&S). The PDDMF (Pipelined Digital Differential Matched Filter) not only saves half of the hardware and power, but also improves the speed to a single operation time of M&S. These features make the PDDMF more suitable for personal communication high speed and low power requirements than the conventional methods. The FPGA of the DDMF (Digital Differential Matched Filter) verifies the matched filter using the proposed differential PN code scheme. Moreover, a 64 taps length PDDMF with 4 bits soft decision using 5 V 0.8 /spl mu/m CMOS standard cells is designed. The active chip area is 2.6/spl times/2.6 mm/sup 2/. Simulation results demonstrate that the chip rate of the PN code in the PDDMF can achieve 45 M chips/sec.","PeriodicalId":74515,"journal":{"name":"Proceedings of the ... Custom Integrated Circuits Conference. Custom Integrated Circuits Conference","volume":"47 1","pages":"75-78"},"PeriodicalIF":0.0000,"publicationDate":"1996-05-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":"{\"title\":\"A pipelined digital differential matched filter FPGA implementation and VLSI design\",\"authors\":\"Kuang-Chan Liu, Wun-Chang Lin, Chorng-Kuang Wang\",\"doi\":\"10.1109/CICC.1996.510515\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A digital matched filter having a differential and pipelined structure is proposed for CDMA (Code Division Multiple Access) communication systems. A novel differential PN (Pseudo-Noise) code scheme is adopted to reduce the number of multiplication and summation (M&S). The PDDMF (Pipelined Digital Differential Matched Filter) not only saves half of the hardware and power, but also improves the speed to a single operation time of M&S. These features make the PDDMF more suitable for personal communication high speed and low power requirements than the conventional methods. The FPGA of the DDMF (Digital Differential Matched Filter) verifies the matched filter using the proposed differential PN code scheme. Moreover, a 64 taps length PDDMF with 4 bits soft decision using 5 V 0.8 /spl mu/m CMOS standard cells is designed. The active chip area is 2.6/spl times/2.6 mm/sup 2/. Simulation results demonstrate that the chip rate of the PN code in the PDDMF can achieve 45 M chips/sec.\",\"PeriodicalId\":74515,\"journal\":{\"name\":\"Proceedings of the ... Custom Integrated Circuits Conference. Custom Integrated Circuits Conference\",\"volume\":\"47 1\",\"pages\":\"75-78\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1996-05-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"21\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the ... Custom Integrated Circuits Conference. Custom Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.1996.510515\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the ... Custom Integrated Circuits Conference. Custom Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.1996.510515","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 21

摘要

提出了一种用于码分多址(CDMA)通信系统的差分和流水线结构的数字匹配滤波器。采用了一种新颖的差分伪噪声编码方案来减少乘法和的次数。PDDMF(流水线数字差分匹配滤波器)不仅节省了一半的硬件和功耗,而且将速度提高到单次运行时间。这些特点使得PDDMF比传统的通信方式更适合于高速低功耗的个人通信。DDMF(数字差分匹配滤波器)的FPGA使用所提出的差分PN码方案验证匹配滤波器。此外,采用5 V 0.8 /spl mu/m CMOS标准单元,设计了64分接长度4位软判决的PDDMF。有源芯片面积为2.6/spl倍/2.6 mm/sup 2/。仿真结果表明,PDDMF中PN码的芯片速率可以达到45 M芯片/秒。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A pipelined digital differential matched filter FPGA implementation and VLSI design
A digital matched filter having a differential and pipelined structure is proposed for CDMA (Code Division Multiple Access) communication systems. A novel differential PN (Pseudo-Noise) code scheme is adopted to reduce the number of multiplication and summation (M&S). The PDDMF (Pipelined Digital Differential Matched Filter) not only saves half of the hardware and power, but also improves the speed to a single operation time of M&S. These features make the PDDMF more suitable for personal communication high speed and low power requirements than the conventional methods. The FPGA of the DDMF (Digital Differential Matched Filter) verifies the matched filter using the proposed differential PN code scheme. Moreover, a 64 taps length PDDMF with 4 bits soft decision using 5 V 0.8 /spl mu/m CMOS standard cells is designed. The active chip area is 2.6/spl times/2.6 mm/sup 2/. Simulation results demonstrate that the chip rate of the PN code in the PDDMF can achieve 45 M chips/sec.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
CiteScore
3.80
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信