{"title":"SystemC opportunities in chip design flow","authors":"I. Yarom, Gabi Glasser","doi":"10.1109/ICECS.2004.1399729","DOIUrl":null,"url":null,"abstract":"Moore's law predicts that the number of transistors in a system will double every 18 months. However, in order to take advantage of the chip technology progress, the same progress needs to be made in the chip design process. The paper focuses on the benefit of SystemC technology in order to close this gap. We present research done in the Intel Development Center (IDC) with Tel-Aviv University (TAU) and Jerusalem College of Technology (JCT). The research explores different usages of SystemC in design and verification flow, which includes soft system verification (early in the design flows), architecture tradeoffs and a flow of SystemC to gate-level flow.","PeriodicalId":38467,"journal":{"name":"Giornale di Storia Costituzionale","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2004-12-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Giornale di Storia Costituzionale","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2004.1399729","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Arts and Humanities","Score":null,"Total":0}
Moore's law predicts that the number of transistors in a system will double every 18 months. However, in order to take advantage of the chip technology progress, the same progress needs to be made in the chip design process. The paper focuses on the benefit of SystemC technology in order to close this gap. We present research done in the Intel Development Center (IDC) with Tel-Aviv University (TAU) and Jerusalem College of Technology (JCT). The research explores different usages of SystemC in design and verification flow, which includes soft system verification (early in the design flows), architecture tradeoffs and a flow of SystemC to gate-level flow.