{"title":"用于ULSI扩展的先进互连技术","authors":"T. Kikkawa","doi":"10.1109/ICVC.1999.820876","DOIUrl":null,"url":null,"abstract":"This paper describes advanced interconnect technologies with respect to ULSI scaling. Copper interconnects and low-k interlayer dielectrics, in conjunction with chemical mechanical polishing (CMP) planarization, are key technologies for future scaled ULSIs to reduce the RC delay of global interconnects. Salicide is an essential technology for sub-quarter micron CMOS gate and source/drain electrodes to reduce the parasitic resistances of transistors for high-speed logic ULSIs. Consequently, both resistivity and capacitance are key factors for materials used in the interconnect technologies for ULSI scaling.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"7 1","pages":"202-207"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Advanced interconnect technologies for ULSI scaling\",\"authors\":\"T. Kikkawa\",\"doi\":\"10.1109/ICVC.1999.820876\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes advanced interconnect technologies with respect to ULSI scaling. Copper interconnects and low-k interlayer dielectrics, in conjunction with chemical mechanical polishing (CMP) planarization, are key technologies for future scaled ULSIs to reduce the RC delay of global interconnects. Salicide is an essential technology for sub-quarter micron CMOS gate and source/drain electrodes to reduce the parasitic resistances of transistors for high-speed logic ULSIs. Consequently, both resistivity and capacitance are key factors for materials used in the interconnect technologies for ULSI scaling.\",\"PeriodicalId\":13415,\"journal\":{\"name\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"volume\":\"7 1\",\"pages\":\"202-207\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVC.1999.820876\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820876","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Advanced interconnect technologies for ULSI scaling
This paper describes advanced interconnect technologies with respect to ULSI scaling. Copper interconnects and low-k interlayer dielectrics, in conjunction with chemical mechanical polishing (CMP) planarization, are key technologies for future scaled ULSIs to reduce the RC delay of global interconnects. Salicide is an essential technology for sub-quarter micron CMOS gate and source/drain electrodes to reduce the parasitic resistances of transistors for high-speed logic ULSIs. Consequently, both resistivity and capacitance are key factors for materials used in the interconnect technologies for ULSI scaling.