{"title":"逻辑电路可靠性评估的快速准确反向传播方法","authors":"A. Stempkovskiy, D. Telpukhov, V. Nadolenko","doi":"10.1109/EICONRUS.2018.8317364","DOIUrl":null,"url":null,"abstract":"Paper presents an enhanced method for computation of logic gates' observabilities at circuit outputs, which are used as technology-independent metric for circuit reliability. When bit-parallel simulation is being applied, circuit's ability to propagate errors from each certain gate to its outputs is presented as set of ODC (observability-don't-care) masks. Proposed method for calculating ODCs is based on both direct error simulation and back propagation, being accurate as former in presence of reconvergent branches and almost as fast as latter in their absence. In addition, reconvergence handling is further improved by implementation of reduced circuit structure. Proposed algorithm has been applied to ISCAS85 benchmark circuits and then compared to error simulation and back propagation algorithms. Thus it is proven to provide accurate ODCs for given sequence of input sets being considerably faster than complete simulation. Results of computational experiments are also present in paper.","PeriodicalId":6562,"journal":{"name":"2018 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (EIConRus)","volume":"5 1","pages":"1424-1429"},"PeriodicalIF":0.0000,"publicationDate":"2018-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Fast and accurate back propagation method for reliability evaluation of logic circuits\",\"authors\":\"A. Stempkovskiy, D. Telpukhov, V. Nadolenko\",\"doi\":\"10.1109/EICONRUS.2018.8317364\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Paper presents an enhanced method for computation of logic gates' observabilities at circuit outputs, which are used as technology-independent metric for circuit reliability. When bit-parallel simulation is being applied, circuit's ability to propagate errors from each certain gate to its outputs is presented as set of ODC (observability-don't-care) masks. Proposed method for calculating ODCs is based on both direct error simulation and back propagation, being accurate as former in presence of reconvergent branches and almost as fast as latter in their absence. In addition, reconvergence handling is further improved by implementation of reduced circuit structure. Proposed algorithm has been applied to ISCAS85 benchmark circuits and then compared to error simulation and back propagation algorithms. Thus it is proven to provide accurate ODCs for given sequence of input sets being considerably faster than complete simulation. Results of computational experiments are also present in paper.\",\"PeriodicalId\":6562,\"journal\":{\"name\":\"2018 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (EIConRus)\",\"volume\":\"5 1\",\"pages\":\"1424-1429\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (EIConRus)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EICONRUS.2018.8317364\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE Conference of Russian Young Researchers in Electrical and Electronic Engineering (EIConRus)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EICONRUS.2018.8317364","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Fast and accurate back propagation method for reliability evaluation of logic circuits
Paper presents an enhanced method for computation of logic gates' observabilities at circuit outputs, which are used as technology-independent metric for circuit reliability. When bit-parallel simulation is being applied, circuit's ability to propagate errors from each certain gate to its outputs is presented as set of ODC (observability-don't-care) masks. Proposed method for calculating ODCs is based on both direct error simulation and back propagation, being accurate as former in presence of reconvergent branches and almost as fast as latter in their absence. In addition, reconvergence handling is further improved by implementation of reduced circuit structure. Proposed algorithm has been applied to ISCAS85 benchmark circuits and then compared to error simulation and back propagation algorithms. Thus it is proven to provide accurate ODCs for given sequence of input sets being considerably faster than complete simulation. Results of computational experiments are also present in paper.