CMOS CCD电子相机的数字控制自动增益控制电路

You-Jin Cha, Jin-Kug Lee, Jin Park, Seunghoon Lee
{"title":"CMOS CCD电子相机的数字控制自动增益控制电路","authors":"You-Jin Cha, Jin-Kug Lee, Jin Park, Seunghoon Lee","doi":"10.1109/ICVC.1999.820926","DOIUrl":null,"url":null,"abstract":"This paper describes automatic gain control circuit (AGC) design techniques for CMOS CCD camera interface systems. The required gain of the proposed AGC is controlled directly by digital bits without conventional extra digital-to-analog converters. The amplifying function of the AGC is divided into three stages for high-speed operation. A capacitor-segment combination technique considerably improves the effective bandwidth of the AGC. The prototype implemented in a 0.5 /spl mu/m n-well CMOS process shows the 32-dB AGC dynamic range in 1/8-dB steps with 173 mW at 3 V and 25 MHz. A two-stage AGC is proposed to reduce power and chip area further.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"68 1","pages":"342-345"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Digitally-controlled automatic gain control circuits for CMOS CCD electronic cameras\",\"authors\":\"You-Jin Cha, Jin-Kug Lee, Jin Park, Seunghoon Lee\",\"doi\":\"10.1109/ICVC.1999.820926\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes automatic gain control circuit (AGC) design techniques for CMOS CCD camera interface systems. The required gain of the proposed AGC is controlled directly by digital bits without conventional extra digital-to-analog converters. The amplifying function of the AGC is divided into three stages for high-speed operation. A capacitor-segment combination technique considerably improves the effective bandwidth of the AGC. The prototype implemented in a 0.5 /spl mu/m n-well CMOS process shows the 32-dB AGC dynamic range in 1/8-dB steps with 173 mW at 3 V and 25 MHz. A two-stage AGC is proposed to reduce power and chip area further.\",\"PeriodicalId\":13415,\"journal\":{\"name\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"volume\":\"68 1\",\"pages\":\"342-345\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVC.1999.820926\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820926","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

介绍了CMOS CCD相机接口系统的自动增益控制电路(AGC)设计技术。所提出的AGC所需的增益直接由数字位控制,而不需要传统的额外数模转换器。AGC的放大功能分为三个阶段,用于高速运行。一种电容段组合技术大大提高了AGC的有效带宽。在0.5 /spl mu/m n阱CMOS工艺中实现的原型显示了32 db AGC动态范围,步进为1/8 db,在3 V和25 MHz下为173 mW。为了进一步降低功耗和芯片面积,提出了一种两级AGC。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Digitally-controlled automatic gain control circuits for CMOS CCD electronic cameras
This paper describes automatic gain control circuit (AGC) design techniques for CMOS CCD camera interface systems. The required gain of the proposed AGC is controlled directly by digital bits without conventional extra digital-to-analog converters. The amplifying function of the AGC is divided into three stages for high-speed operation. A capacitor-segment combination technique considerably improves the effective bandwidth of the AGC. The prototype implemented in a 0.5 /spl mu/m n-well CMOS process shows the 32-dB AGC dynamic range in 1/8-dB steps with 173 mW at 3 V and 25 MHz. A two-stage AGC is proposed to reduce power and chip area further.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信