{"title":"用于2-D 8/spl倍/8 DCT/IDCT的参数化功率感知IP核发生器","authors":"R. Ju, Jia-Wei Chen, Jiun-In Guo, Tien-Fu Chen","doi":"10.1109/ISCAS.2004.1329385","DOIUrl":null,"url":null,"abstract":"This paper proposes a parameterized power-aware IP core generator for the 2-D 8/spl times/8 DCT/IDCT. For meeting different performance requirements, we provide a set of parameters in configuring the proposed IP generator including the types of DCT/IDCT architectures, the word-lengths of datapath, and the functions of transform. We adopt two different approaches in designing the 2-D DCT/IDCT including the high throughput adder-based approach and the low-cost group distributed arithmetic (GDA) approach, which exhibits different power dissipation and performance. In addition to generating the synthesizable Verilog code and the associated supporting files for the IP core, the proposed power-aware IP generator can also perform the data precision analysis for users when trading-off the hardware cost, power consumption, and data precision in designing the DCT/IDCT IP for the portable multimedia applications.","PeriodicalId":6445,"journal":{"name":"2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512)","volume":"41 1","pages":"II-769"},"PeriodicalIF":0.0000,"publicationDate":"2004-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A parameterized power-aware IP core generator for the 2-D 8/spl times/8 DCT/IDCT\",\"authors\":\"R. Ju, Jia-Wei Chen, Jiun-In Guo, Tien-Fu Chen\",\"doi\":\"10.1109/ISCAS.2004.1329385\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a parameterized power-aware IP core generator for the 2-D 8/spl times/8 DCT/IDCT. For meeting different performance requirements, we provide a set of parameters in configuring the proposed IP generator including the types of DCT/IDCT architectures, the word-lengths of datapath, and the functions of transform. We adopt two different approaches in designing the 2-D DCT/IDCT including the high throughput adder-based approach and the low-cost group distributed arithmetic (GDA) approach, which exhibits different power dissipation and performance. In addition to generating the synthesizable Verilog code and the associated supporting files for the IP core, the proposed power-aware IP generator can also perform the data precision analysis for users when trading-off the hardware cost, power consumption, and data precision in designing the DCT/IDCT IP for the portable multimedia applications.\",\"PeriodicalId\":6445,\"journal\":{\"name\":\"2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512)\",\"volume\":\"41 1\",\"pages\":\"II-769\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-05-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAS.2004.1329385\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCAS.2004.1329385","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A parameterized power-aware IP core generator for the 2-D 8/spl times/8 DCT/IDCT
This paper proposes a parameterized power-aware IP core generator for the 2-D 8/spl times/8 DCT/IDCT. For meeting different performance requirements, we provide a set of parameters in configuring the proposed IP generator including the types of DCT/IDCT architectures, the word-lengths of datapath, and the functions of transform. We adopt two different approaches in designing the 2-D DCT/IDCT including the high throughput adder-based approach and the low-cost group distributed arithmetic (GDA) approach, which exhibits different power dissipation and performance. In addition to generating the synthesizable Verilog code and the associated supporting files for the IP core, the proposed power-aware IP generator can also perform the data precision analysis for users when trading-off the hardware cost, power consumption, and data precision in designing the DCT/IDCT IP for the portable multimedia applications.