{"title":"一种用于多维DFT计算的VLSI架构","authors":"R. Micallef-Trigona, M.B.E. Abdelrazik","doi":"10.1109/MWSCAS.1991.252048","DOIUrl":null,"url":null,"abstract":"The authors describe the design of a systolic array processing element for use in multidimensional DFT (discrete Fourier transform) computation, using a suitable mapping technique, with a bit-serial approach, for implementation in VLSI, in a semicustom CAD (computer-aided design) tool environment. They investigate appropriate algorithms for computation of the DFT as well as VLSI architectures that the DFT algorithms may be mapped onto, and a mapping technique for multidimensional time systems onto VLSI architectures.<<ETX>>","PeriodicalId":6453,"journal":{"name":"[1991] Proceedings of the 34th Midwest Symposium on Circuits and Systems","volume":"93 1","pages":"265-268 vol.1"},"PeriodicalIF":0.0000,"publicationDate":"1991-05-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A VLSI architecture for multidimensional DFT computation\",\"authors\":\"R. Micallef-Trigona, M.B.E. Abdelrazik\",\"doi\":\"10.1109/MWSCAS.1991.252048\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The authors describe the design of a systolic array processing element for use in multidimensional DFT (discrete Fourier transform) computation, using a suitable mapping technique, with a bit-serial approach, for implementation in VLSI, in a semicustom CAD (computer-aided design) tool environment. They investigate appropriate algorithms for computation of the DFT as well as VLSI architectures that the DFT algorithms may be mapped onto, and a mapping technique for multidimensional time systems onto VLSI architectures.<<ETX>>\",\"PeriodicalId\":6453,\"journal\":{\"name\":\"[1991] Proceedings of the 34th Midwest Symposium on Circuits and Systems\",\"volume\":\"93 1\",\"pages\":\"265-268 vol.1\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1991-05-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"[1991] Proceedings of the 34th Midwest Symposium on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.1991.252048\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"[1991] Proceedings of the 34th Midwest Symposium on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.1991.252048","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A VLSI architecture for multidimensional DFT computation
The authors describe the design of a systolic array processing element for use in multidimensional DFT (discrete Fourier transform) computation, using a suitable mapping technique, with a bit-serial approach, for implementation in VLSI, in a semicustom CAD (computer-aided design) tool environment. They investigate appropriate algorithms for computation of the DFT as well as VLSI architectures that the DFT algorithms may be mapped onto, and a mapping technique for multidimensional time systems onto VLSI architectures.<>