非对称FinFET SRAM单元具有更宽的读噪声裕度和更低的漏电流

S. Salahuddin, V. Kursun
{"title":"非对称FinFET SRAM单元具有更宽的读噪声裕度和更低的漏电流","authors":"S. Salahuddin, V. Kursun","doi":"10.1109/TENCON.2015.7373000","DOIUrl":null,"url":null,"abstract":"Degraded data stability, weaker write ability, and increased leakage power consumption are the primary concerns in scaled static random-access memory (SRAM) circuits. Two new FinFET memory circuits with asymmetrically gate underlap engineered transistors are proposed in this paper for achieving stronger read data stability and lower leakage power consumption. With the proposed asymmetrical six-transistor SRAM cells, read data stability is enhanced by up to 72.2% while maintaining similar write voltage margin and layout area as compared to the conventional symmetrical six-transistor SRAM cells in a 15nm FinFET technology. Furthermore, leakage power consumption is reduced by up to 37.4% with the proposed asymmetrical FinFET SRAM cells as compared to the conventional six-FinFET SRAM cells with symmetrical transistors.","PeriodicalId":22200,"journal":{"name":"TENCON 2015 - 2015 IEEE Region 10 Conference","volume":"14 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Asymmetrical FinFET SRAM cells with wider read noise margin and lower leakage currents\",\"authors\":\"S. Salahuddin, V. Kursun\",\"doi\":\"10.1109/TENCON.2015.7373000\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Degraded data stability, weaker write ability, and increased leakage power consumption are the primary concerns in scaled static random-access memory (SRAM) circuits. Two new FinFET memory circuits with asymmetrically gate underlap engineered transistors are proposed in this paper for achieving stronger read data stability and lower leakage power consumption. With the proposed asymmetrical six-transistor SRAM cells, read data stability is enhanced by up to 72.2% while maintaining similar write voltage margin and layout area as compared to the conventional symmetrical six-transistor SRAM cells in a 15nm FinFET technology. Furthermore, leakage power consumption is reduced by up to 37.4% with the proposed asymmetrical FinFET SRAM cells as compared to the conventional six-FinFET SRAM cells with symmetrical transistors.\",\"PeriodicalId\":22200,\"journal\":{\"name\":\"TENCON 2015 - 2015 IEEE Region 10 Conference\",\"volume\":\"14 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"TENCON 2015 - 2015 IEEE Region 10 Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TENCON.2015.7373000\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"TENCON 2015 - 2015 IEEE Region 10 Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.2015.7373000","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

数据稳定性下降、写入能力减弱和泄漏功耗增加是缩放静态随机存取存储器(SRAM)电路的主要问题。本文提出了两种采用非对称栅极下盖工程晶体管的新型FinFET存储电路,以获得更强的读取数据稳定性和更低的泄漏功耗。在15nm FinFET技术中,与传统的对称六晶体管SRAM单元相比,采用非对称六晶体管SRAM单元,读取数据稳定性提高了72.2%,同时保持了相似的写入电压范围和布局面积。此外,与具有对称晶体管的传统六FinFET SRAM单元相比,采用所提出的非对称FinFET SRAM单元的泄漏功耗降低了37.4%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Asymmetrical FinFET SRAM cells with wider read noise margin and lower leakage currents
Degraded data stability, weaker write ability, and increased leakage power consumption are the primary concerns in scaled static random-access memory (SRAM) circuits. Two new FinFET memory circuits with asymmetrically gate underlap engineered transistors are proposed in this paper for achieving stronger read data stability and lower leakage power consumption. With the proposed asymmetrical six-transistor SRAM cells, read data stability is enhanced by up to 72.2% while maintaining similar write voltage margin and layout area as compared to the conventional symmetrical six-transistor SRAM cells in a 15nm FinFET technology. Furthermore, leakage power consumption is reduced by up to 37.4% with the proposed asymmetrical FinFET SRAM cells as compared to the conventional six-FinFET SRAM cells with symmetrical transistors.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信