一种新的芯片性能灵敏度分析技术

Sang-Hoon Lee, Dong-Yun Lee, Jin-Yang Kim, Young-Jin Gu, Young-Kwan Park, J. Kong
{"title":"一种新的芯片性能灵敏度分析技术","authors":"Sang-Hoon Lee, Dong-Yun Lee, Jin-Yang Kim, Young-Jin Gu, Young-Kwan Park, J. Kong","doi":"10.1109/ICVC.1999.820823","DOIUrl":null,"url":null,"abstract":"In this paper, we introduce a state-of-the-art statistical modeling technique which is developed in order to evaluate the sensitivity of chip performance with device parameters using SPICE simulation. ET-based SPICE modeling links the shift of E-tests (Electrical tests) to a set of SPICE model parameters without additional measurements of I-V curves. Therefore, it is very useful and quick in analyzing the sensitivity of circuit characteristics to E-tests. In the case of an asynchronous DRAM, PMOS Idsat primarily contributes to the variation of the chip performance tRAC. This methodology not only enables circuit designers to analyze the circuit sensitivity with E-test, but also provides key device characteristics for the statistical process control during the yield ramp-up.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"12 1","pages":"61-64"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A new analysis technique for the sensitivity of chip performance\",\"authors\":\"Sang-Hoon Lee, Dong-Yun Lee, Jin-Yang Kim, Young-Jin Gu, Young-Kwan Park, J. Kong\",\"doi\":\"10.1109/ICVC.1999.820823\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we introduce a state-of-the-art statistical modeling technique which is developed in order to evaluate the sensitivity of chip performance with device parameters using SPICE simulation. ET-based SPICE modeling links the shift of E-tests (Electrical tests) to a set of SPICE model parameters without additional measurements of I-V curves. Therefore, it is very useful and quick in analyzing the sensitivity of circuit characteristics to E-tests. In the case of an asynchronous DRAM, PMOS Idsat primarily contributes to the variation of the chip performance tRAC. This methodology not only enables circuit designers to analyze the circuit sensitivity with E-test, but also provides key device characteristics for the statistical process control during the yield ramp-up.\",\"PeriodicalId\":13415,\"journal\":{\"name\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"volume\":\"12 1\",\"pages\":\"61-64\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVC.1999.820823\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820823","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

在本文中,我们介绍了一种最先进的统计建模技术,该技术是为了利用SPICE仿真来评估芯片性能对器件参数的敏感性而开发的。基于et的SPICE建模将e测试(电气测试)的转换与一组SPICE模型参数联系起来,而无需额外测量I-V曲线。因此,分析电路特性对e测试的灵敏度是非常有用和快速的。在异步DRAM的情况下,PMOS Idsat主要有助于芯片性能tRAC的变化。该方法不仅使电路设计人员能够通过E-test分析电路灵敏度,而且还为产量上升过程中的统计过程控制提供了关键的器件特性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A new analysis technique for the sensitivity of chip performance
In this paper, we introduce a state-of-the-art statistical modeling technique which is developed in order to evaluate the sensitivity of chip performance with device parameters using SPICE simulation. ET-based SPICE modeling links the shift of E-tests (Electrical tests) to a set of SPICE model parameters without additional measurements of I-V curves. Therefore, it is very useful and quick in analyzing the sensitivity of circuit characteristics to E-tests. In the case of an asynchronous DRAM, PMOS Idsat primarily contributes to the variation of the chip performance tRAC. This methodology not only enables circuit designers to analyze the circuit sensitivity with E-test, but also provides key device characteristics for the statistical process control during the yield ramp-up.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信