具有动态电源门控结构的混合热感知可重构3D集成电路

Chun-Chen Liu, Yilei Li, Yuan Du, L. Du, Tianchen Wang
{"title":"具有动态电源门控结构的混合热感知可重构3D集成电路","authors":"Chun-Chen Liu, Yilei Li, Yuan Du, L. Du, Tianchen Wang","doi":"10.1109/CSTIC.2017.7919903","DOIUrl":null,"url":null,"abstract":"In this paper we propose an innovative 3D IC architecture that combines reconfigurable 2D structure with monolithic 3D. This new architecture not only resolves Power Distributive Network (PDN) design and thermal management issues of traditional 3D-IC, but also provides additional power control and programmable routing capability. It provides a cost effective way to integrate different modules together using stacked interposer structure. With power rails and signal paths that can be routed dynamically using reconfigurable peripheral switches, the new system is adjustable. Moreover, area saving is achieved by using monolithic 3D to realize the modules. With the corresponding new thermal aware hierarchical simulated annealing floorplan algorithm designed for our hybrid reconfigurable architecture, the thermal problem can be further alleviated. Our testing results on 15 benchmarks show that we obtain an average 1.69× lower temperature and average 2.82× smaller power compared with traditional 2D SoC structure, 1.3× lower temperature compared to traditional 3D structure.","PeriodicalId":6846,"journal":{"name":"2017 China Semiconductor Technology International Conference (CSTIC)","volume":"63 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Hybrid thermal aware reconfigurable 3D IC with dynamic power gating architecture\",\"authors\":\"Chun-Chen Liu, Yilei Li, Yuan Du, L. Du, Tianchen Wang\",\"doi\":\"10.1109/CSTIC.2017.7919903\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we propose an innovative 3D IC architecture that combines reconfigurable 2D structure with monolithic 3D. This new architecture not only resolves Power Distributive Network (PDN) design and thermal management issues of traditional 3D-IC, but also provides additional power control and programmable routing capability. It provides a cost effective way to integrate different modules together using stacked interposer structure. With power rails and signal paths that can be routed dynamically using reconfigurable peripheral switches, the new system is adjustable. Moreover, area saving is achieved by using monolithic 3D to realize the modules. With the corresponding new thermal aware hierarchical simulated annealing floorplan algorithm designed for our hybrid reconfigurable architecture, the thermal problem can be further alleviated. Our testing results on 15 benchmarks show that we obtain an average 1.69× lower temperature and average 2.82× smaller power compared with traditional 2D SoC structure, 1.3× lower temperature compared to traditional 3D structure.\",\"PeriodicalId\":6846,\"journal\":{\"name\":\"2017 China Semiconductor Technology International Conference (CSTIC)\",\"volume\":\"63 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 China Semiconductor Technology International Conference (CSTIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC.2017.7919903\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2017.7919903","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

在本文中,我们提出了一种创新的3D集成电路架构,它结合了可重构的2D结构和单片3D结构。这种新架构不仅解决了传统3D-IC的配电网络(PDN)设计和热管理问题,还提供了额外的电源控制和可编程路由功能。它提供了一种使用堆叠中间层结构将不同模块集成在一起的经济有效的方法。电源轨和信号路径可以使用可重构的外围开关动态路由,新系统是可调节的。此外,采用单片三维实现模块,节省了面积。针对混合可重构结构设计了相应的热感知分层模拟退火平面算法,可以进一步缓解热问题。我们在15个基准上的测试结果表明,与传统的2D SoC结构相比,我们的平均温度降低了1.69倍,平均功耗降低了2.82倍,与传统的3D结构相比,温度降低了1.3倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Hybrid thermal aware reconfigurable 3D IC with dynamic power gating architecture
In this paper we propose an innovative 3D IC architecture that combines reconfigurable 2D structure with monolithic 3D. This new architecture not only resolves Power Distributive Network (PDN) design and thermal management issues of traditional 3D-IC, but also provides additional power control and programmable routing capability. It provides a cost effective way to integrate different modules together using stacked interposer structure. With power rails and signal paths that can be routed dynamically using reconfigurable peripheral switches, the new system is adjustable. Moreover, area saving is achieved by using monolithic 3D to realize the modules. With the corresponding new thermal aware hierarchical simulated annealing floorplan algorithm designed for our hybrid reconfigurable architecture, the thermal problem can be further alleviated. Our testing results on 15 benchmarks show that we obtain an average 1.69× lower temperature and average 2.82× smaller power compared with traditional 2D SoC structure, 1.3× lower temperature compared to traditional 3D structure.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信