一个0.014mm2 10kHz-BW变焦增量计数ADC,实现103dB SNDR和100dB满量程CMRR

Lu Jie, Mingtao Zhan, Xiyuan Tang, Nan Sun
{"title":"一个0.014mm2 10kHz-BW变焦增量计数ADC,实现103dB SNDR和100dB满量程CMRR","authors":"Lu Jie, Mingtao Zhan, Xiyuan Tang, Nan Sun","doi":"10.1109/ISSCC42614.2022.9731742","DOIUrl":null,"url":null,"abstract":"High-resolution ($>$ 100dB SNDR), kHz-BW ADCs are required by emerging Io $\\top$ and smart sensing applications. These ADCs are desired for their high efficiency, but low cost and ease of integration are also required, especially to be compatible with the advanced CMOS processes that the loT processor prefers. The state-of-the-art solutions in this scenario, such as the zoom ADC [1], the DT or CT-DSM [2]–[3], and the SAR ADC [4] and its noise-shaping variants [5], have already achieved great energy efficiency with >180dB FOMs. However, most of them are large in area, and rely heavily on the analog performance of old CMOS technologies with high supply voltages. In this work, we propose a new architecture that combines the counting ADC and CT-incremental-DSM (CT-IDSM) in a zoom ADC framework. The proposed architecture is not only power efficient, but also compact in area, highly digital, and friendly to process down-scaling. It operates at Nyquist sampling, supporting single-shot conversion and channel multiplexing. Besides this, it provides a high-impedance input with full-scale common-mode rejection, allowing direct driving by many signal sources. Fabricated in 28nm CMOS, the prototype zoom-incremental-counting (ZIC) ADC is measured to have 103dB SNDR at 20kSa/s, consuming 475 $\\mu$ W from a 0.9V supply. The resulting 176dB FOMs is comparable to the state-of-the-art designs. It occupies only 0.014mm2, which is a magnitude or two smaller than most reported ADCs with $>$ 90dB SNR.","PeriodicalId":6830,"journal":{"name":"2022 IEEE International Solid- State Circuits Conference (ISSCC)","volume":"43 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2022-02-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"A 0.014mm2 10kHz-BW Zoom-Incremental-Counting ADC Achieving 103dB SNDR and 100dB Full-Scale CMRR\",\"authors\":\"Lu Jie, Mingtao Zhan, Xiyuan Tang, Nan Sun\",\"doi\":\"10.1109/ISSCC42614.2022.9731742\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High-resolution ($>$ 100dB SNDR), kHz-BW ADCs are required by emerging Io $\\\\top$ and smart sensing applications. These ADCs are desired for their high efficiency, but low cost and ease of integration are also required, especially to be compatible with the advanced CMOS processes that the loT processor prefers. The state-of-the-art solutions in this scenario, such as the zoom ADC [1], the DT or CT-DSM [2]–[3], and the SAR ADC [4] and its noise-shaping variants [5], have already achieved great energy efficiency with >180dB FOMs. However, most of them are large in area, and rely heavily on the analog performance of old CMOS technologies with high supply voltages. In this work, we propose a new architecture that combines the counting ADC and CT-incremental-DSM (CT-IDSM) in a zoom ADC framework. The proposed architecture is not only power efficient, but also compact in area, highly digital, and friendly to process down-scaling. It operates at Nyquist sampling, supporting single-shot conversion and channel multiplexing. Besides this, it provides a high-impedance input with full-scale common-mode rejection, allowing direct driving by many signal sources. Fabricated in 28nm CMOS, the prototype zoom-incremental-counting (ZIC) ADC is measured to have 103dB SNDR at 20kSa/s, consuming 475 $\\\\mu$ W from a 0.9V supply. The resulting 176dB FOMs is comparable to the state-of-the-art designs. It occupies only 0.014mm2, which is a magnitude or two smaller than most reported ADCs with $>$ 90dB SNR.\",\"PeriodicalId\":6830,\"journal\":{\"name\":\"2022 IEEE International Solid- State Circuits Conference (ISSCC)\",\"volume\":\"43 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-02-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Solid- State Circuits Conference (ISSCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC42614.2022.9731742\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Solid- State Circuits Conference (ISSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC42614.2022.9731742","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

高分辨率($ 100 $ 100dB SNDR), kHz-BW adc是新兴的Io \top$和智能传感应用所需要的。这些adc具有很高的效率,但也需要低成本和易于集成,特别是要与loT处理器首选的先进CMOS工艺兼容。在这种情况下,最先进的解决方案,如变焦ADC [1], DT或CT-DSM[2] -[3],以及SAR ADC[4]及其噪声整形变体[5],已经通过>180dB fom实现了极高的能源效率。然而,它们大多面积大,并且严重依赖旧CMOS技术在高电源电压下的模拟性能。在这项工作中,我们提出了一种新的架构,将计数ADC和ct -增量- dsm (CT-IDSM)结合在一个缩放ADC框架中。所提出的架构不仅节能,而且面积小,高度数字化,并且易于处理缩小。它工作在奈奎斯特采样,支持单镜头转换和信道复用。除此之外,它还提供了一个高阻抗输入,具有全尺寸共模抑制,允许许多信号源直接驱动。该原型变焦增量计数(ZIC) ADC采用28nm CMOS制造,在20kSa/s下的SNDR为103dB,在0.9V电源下功耗为475 $ $ mu$ W。由此产生的176dB FOMs可与最先进的设计相媲美。它的占地面积仅为0.014mm2,比大多数报道的信噪比为100 - 90dB的adc小一到两个数量级。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 0.014mm2 10kHz-BW Zoom-Incremental-Counting ADC Achieving 103dB SNDR and 100dB Full-Scale CMRR
High-resolution ($>$ 100dB SNDR), kHz-BW ADCs are required by emerging Io $\top$ and smart sensing applications. These ADCs are desired for their high efficiency, but low cost and ease of integration are also required, especially to be compatible with the advanced CMOS processes that the loT processor prefers. The state-of-the-art solutions in this scenario, such as the zoom ADC [1], the DT or CT-DSM [2]–[3], and the SAR ADC [4] and its noise-shaping variants [5], have already achieved great energy efficiency with >180dB FOMs. However, most of them are large in area, and rely heavily on the analog performance of old CMOS technologies with high supply voltages. In this work, we propose a new architecture that combines the counting ADC and CT-incremental-DSM (CT-IDSM) in a zoom ADC framework. The proposed architecture is not only power efficient, but also compact in area, highly digital, and friendly to process down-scaling. It operates at Nyquist sampling, supporting single-shot conversion and channel multiplexing. Besides this, it provides a high-impedance input with full-scale common-mode rejection, allowing direct driving by many signal sources. Fabricated in 28nm CMOS, the prototype zoom-incremental-counting (ZIC) ADC is measured to have 103dB SNDR at 20kSa/s, consuming 475 $\mu$ W from a 0.9V supply. The resulting 176dB FOMs is comparable to the state-of-the-art designs. It occupies only 0.014mm2, which is a magnitude or two smaller than most reported ADCs with $>$ 90dB SNR.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信