FeFET器件结构设计及低功耗电路应用分析

Mandeep Singh, T. Chaudhary, B. Raj
{"title":"FeFET器件结构设计及低功耗电路应用分析","authors":"Mandeep Singh, T. Chaudhary, B. Raj","doi":"10.1117/12.2678161","DOIUrl":null,"url":null,"abstract":"This paper discusses the analysis of FeFET for low-power applications. The persistent scaling of computer capacity is necessary to handle the data's rapidly rising volume and complexity. CMOS technology's opportunities are shrinking as transistor size reduction approaches physical constraints. The new nanotechnologies have ability to replace the currently used CMOS and other technologies in energy-efficient computer devices. For information systems, ferroelectric FETs (FeFETs) are a potential candidate to continue improving power consumption. The FeFET analysis is carried out by evaluating drain current, transconductance, electric field, acceptor concentrations, and electric potential. Due to their energy, area efficiency and combined logic-memory functions, FeFETs, at the edge of semiconductor technology, are capable of meeting the requirements of integrated data computer applications. The proposed FeFET device has high ON current and small OFF current. The device exhibits a sub-threshold slope of 9.3 mV/dec, and the threshold voltage of 0.26 V. The proposed structure of FeFET is designed and simulated using the Silvaco TCAD tool. Proposed FeFET devices provides high-density and low-power circuit applications and would act as a promising candidate for the scientific and research community working in this area.","PeriodicalId":13820,"journal":{"name":"International Conference on Nanoscience, Engineering and Technology (ICONSET 2011)","volume":"71 1","pages":"126560X - 126560X-11"},"PeriodicalIF":0.0000,"publicationDate":"2023-09-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"FeFET device structure design and analysis for low power circuit applications\",\"authors\":\"Mandeep Singh, T. Chaudhary, B. Raj\",\"doi\":\"10.1117/12.2678161\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper discusses the analysis of FeFET for low-power applications. The persistent scaling of computer capacity is necessary to handle the data's rapidly rising volume and complexity. CMOS technology's opportunities are shrinking as transistor size reduction approaches physical constraints. The new nanotechnologies have ability to replace the currently used CMOS and other technologies in energy-efficient computer devices. For information systems, ferroelectric FETs (FeFETs) are a potential candidate to continue improving power consumption. The FeFET analysis is carried out by evaluating drain current, transconductance, electric field, acceptor concentrations, and electric potential. Due to their energy, area efficiency and combined logic-memory functions, FeFETs, at the edge of semiconductor technology, are capable of meeting the requirements of integrated data computer applications. The proposed FeFET device has high ON current and small OFF current. The device exhibits a sub-threshold slope of 9.3 mV/dec, and the threshold voltage of 0.26 V. The proposed structure of FeFET is designed and simulated using the Silvaco TCAD tool. Proposed FeFET devices provides high-density and low-power circuit applications and would act as a promising candidate for the scientific and research community working in this area.\",\"PeriodicalId\":13820,\"journal\":{\"name\":\"International Conference on Nanoscience, Engineering and Technology (ICONSET 2011)\",\"volume\":\"71 1\",\"pages\":\"126560X - 126560X-11\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-09-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Nanoscience, Engineering and Technology (ICONSET 2011)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.2678161\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Nanoscience, Engineering and Technology (ICONSET 2011)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2678161","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文讨论了低功率应用中效应场效应管的分析。计算机容量的持续扩展对于处理快速增长的数据量和复杂性是必要的。由于晶体管尺寸缩小接近物理限制,CMOS技术的机会正在缩小。新的纳米技术有能力取代目前使用的CMOS和其他技术在节能计算机设备。对于信息系统,铁电场效应管(fefet)是一个潜在的候选人,以继续提高功耗。效应场效应分析是通过评估漏极电流、跨导、电场、受体浓度和电势来进行的。由于其能量,面积效率和组合的逻辑存储功能,效应场效应管,在半导体技术的边缘,能够满足集成数据计算机应用的要求。该器件具有高导通电流和小关断电流。该器件的亚阈值斜率为9.3 mV/dec,阈值电压为0.26 V。利用Silvaco TCAD工具对所提出的ffet结构进行了设计和仿真。提出的ffet器件提供高密度和低功耗电路应用,并将作为在该领域工作的科学和研究界的有前途的候选人。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FeFET device structure design and analysis for low power circuit applications
This paper discusses the analysis of FeFET for low-power applications. The persistent scaling of computer capacity is necessary to handle the data's rapidly rising volume and complexity. CMOS technology's opportunities are shrinking as transistor size reduction approaches physical constraints. The new nanotechnologies have ability to replace the currently used CMOS and other technologies in energy-efficient computer devices. For information systems, ferroelectric FETs (FeFETs) are a potential candidate to continue improving power consumption. The FeFET analysis is carried out by evaluating drain current, transconductance, electric field, acceptor concentrations, and electric potential. Due to their energy, area efficiency and combined logic-memory functions, FeFETs, at the edge of semiconductor technology, are capable of meeting the requirements of integrated data computer applications. The proposed FeFET device has high ON current and small OFF current. The device exhibits a sub-threshold slope of 9.3 mV/dec, and the threshold voltage of 0.26 V. The proposed structure of FeFET is designed and simulated using the Silvaco TCAD tool. Proposed FeFET devices provides high-density and low-power circuit applications and would act as a promising candidate for the scientific and research community working in this area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信