{"title":"基于石墨烯纳米带的静态随机存取存储器,具有更好的噪声裕度和降低功耗","authors":"Abhishek Gune, Anu Gupta","doi":"10.1109/ICANMEET.2013.6609342","DOIUrl":null,"url":null,"abstract":"In the post silicon era as the silicon reaches its fundamental scaling limits graphene nanoribbons is expected to take over and thus continue the Moore's law about the diminishing size of transistors. Graphene nanoribbons facilitates high speed low power switching applications. Low and high field mobilities of the graphene nanoribbons are found to be higher than the CNTs and CMOS keeping the same unit cell. Such properties of graphene nanoribbons are used in the paper to define RAM memory using GNRs as an effective substitute to CMOS and CNTFETs cache memory. Graphene nanoribbon crossbars are used as the basic programmable devices. This 2-D arrangement of GNRs creates programmable diodes at intersection of each horizontal and vertical GNR rod thus opening up new avenues for building high speed memory and digital devices. The graphene nanoribbons based memory is better than the SRAM in terms of speed, density and performance metrics as well. The noise margin of GNR based memory will be .2 volts higher with respect to lower and upper limits than CMOS counterpart used presently as demonstrated by simulations in the paper. GNR based memory would be operating in the 10 nanometres scale and would be 25-50 per cent denser than the existing SRAM.","PeriodicalId":13708,"journal":{"name":"International Conference on Advanced Nanomaterials & Emerging Engineering Technologies","volume":"3 1","pages":"450-452"},"PeriodicalIF":0.0000,"publicationDate":"2013-07-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Graphene nanoribbon based static random access memory for better noise margin and power reduction\",\"authors\":\"Abhishek Gune, Anu Gupta\",\"doi\":\"10.1109/ICANMEET.2013.6609342\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the post silicon era as the silicon reaches its fundamental scaling limits graphene nanoribbons is expected to take over and thus continue the Moore's law about the diminishing size of transistors. Graphene nanoribbons facilitates high speed low power switching applications. Low and high field mobilities of the graphene nanoribbons are found to be higher than the CNTs and CMOS keeping the same unit cell. Such properties of graphene nanoribbons are used in the paper to define RAM memory using GNRs as an effective substitute to CMOS and CNTFETs cache memory. Graphene nanoribbon crossbars are used as the basic programmable devices. This 2-D arrangement of GNRs creates programmable diodes at intersection of each horizontal and vertical GNR rod thus opening up new avenues for building high speed memory and digital devices. The graphene nanoribbons based memory is better than the SRAM in terms of speed, density and performance metrics as well. The noise margin of GNR based memory will be .2 volts higher with respect to lower and upper limits than CMOS counterpart used presently as demonstrated by simulations in the paper. GNR based memory would be operating in the 10 nanometres scale and would be 25-50 per cent denser than the existing SRAM.\",\"PeriodicalId\":13708,\"journal\":{\"name\":\"International Conference on Advanced Nanomaterials & Emerging Engineering Technologies\",\"volume\":\"3 1\",\"pages\":\"450-452\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-07-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Advanced Nanomaterials & Emerging Engineering Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICANMEET.2013.6609342\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Advanced Nanomaterials & Emerging Engineering Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICANMEET.2013.6609342","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Graphene nanoribbon based static random access memory for better noise margin and power reduction
In the post silicon era as the silicon reaches its fundamental scaling limits graphene nanoribbons is expected to take over and thus continue the Moore's law about the diminishing size of transistors. Graphene nanoribbons facilitates high speed low power switching applications. Low and high field mobilities of the graphene nanoribbons are found to be higher than the CNTs and CMOS keeping the same unit cell. Such properties of graphene nanoribbons are used in the paper to define RAM memory using GNRs as an effective substitute to CMOS and CNTFETs cache memory. Graphene nanoribbon crossbars are used as the basic programmable devices. This 2-D arrangement of GNRs creates programmable diodes at intersection of each horizontal and vertical GNR rod thus opening up new avenues for building high speed memory and digital devices. The graphene nanoribbons based memory is better than the SRAM in terms of speed, density and performance metrics as well. The noise margin of GNR based memory will be .2 volts higher with respect to lower and upper limits than CMOS counterpart used presently as demonstrated by simulations in the paper. GNR based memory would be operating in the 10 nanometres scale and would be 25-50 per cent denser than the existing SRAM.