1:10相控解复用电路

Q3 Arts and Humanities
S. Poriazis
{"title":"1:10相控解复用电路","authors":"S. Poriazis","doi":"10.1109/ICECS.2004.1399728","DOIUrl":null,"url":null,"abstract":"The behavior of the 1:10 phased demultiplexer (PDMUX10) circuit is analyzed. The circuit demultiplexes the input clock signal into ten phased output signals by streaming sets of twenty clock phases. A phase difference equal to the half period of the clock is maintained between consecutive output transitions. The VHDL description of the PDMUX10 cell is given and the simulation and synthesis results are generated. A 2-level tree-like structure is built by applying the phased outputs of the PDMUX10 cell into the corresponding clock inputs of ten cell replicas that extend the circuit behavior. An EXOR10 gate is attached to the PDMUX10 cell output ports and aggregates all the phases that the phased clock signals are carrying while preserving their phase associations.","PeriodicalId":38467,"journal":{"name":"Giornale di Storia Costituzionale","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2004-12-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"The 1:10 phased demultiplexer circuit\",\"authors\":\"S. Poriazis\",\"doi\":\"10.1109/ICECS.2004.1399728\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The behavior of the 1:10 phased demultiplexer (PDMUX10) circuit is analyzed. The circuit demultiplexes the input clock signal into ten phased output signals by streaming sets of twenty clock phases. A phase difference equal to the half period of the clock is maintained between consecutive output transitions. The VHDL description of the PDMUX10 cell is given and the simulation and synthesis results are generated. A 2-level tree-like structure is built by applying the phased outputs of the PDMUX10 cell into the corresponding clock inputs of ten cell replicas that extend the circuit behavior. An EXOR10 gate is attached to the PDMUX10 cell output ports and aggregates all the phases that the phased clock signals are carrying while preserving their phase associations.\",\"PeriodicalId\":38467,\"journal\":{\"name\":\"Giornale di Storia Costituzionale\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Giornale di Storia Costituzionale\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2004.1399728\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"Arts and Humanities\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Giornale di Storia Costituzionale","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2004.1399728","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Arts and Humanities","Score":null,"Total":0}
引用次数: 0

摘要

分析了1:10相控解复用器(PDMUX10)电路的性能。该电路通过20个时钟相位的流集将输入时钟信号解复用为10相输出信号。在连续的输出转换之间保持等于时钟半周期的相位差。给出了PDMUX10单元的VHDL描述,并给出了仿真和合成结果。通过将PDMUX10单元的相位输出应用于扩展电路行为的十个单元副本的相应时钟输入,构建了一个2级树状结构。一个EXOR10门连接到PDMUX10单元输出端口,并聚集相位时钟信号携带的所有相位,同时保持它们的相位关联。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The 1:10 phased demultiplexer circuit
The behavior of the 1:10 phased demultiplexer (PDMUX10) circuit is analyzed. The circuit demultiplexes the input clock signal into ten phased output signals by streaming sets of twenty clock phases. A phase difference equal to the half period of the clock is maintained between consecutive output transitions. The VHDL description of the PDMUX10 cell is given and the simulation and synthesis results are generated. A 2-level tree-like structure is built by applying the phased outputs of the PDMUX10 cell into the corresponding clock inputs of ten cell replicas that extend the circuit behavior. An EXOR10 gate is attached to the PDMUX10 cell output ports and aggregates all the phases that the phased clock signals are carrying while preserving their phase associations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Giornale di Storia Costituzionale
Giornale di Storia Costituzionale Arts and Humanities-History
CiteScore
0.20
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信