一个30 GSample/s的InP/CMOS采样保持放大器,具有主动下垂校正

Seong-Kyun Kim, S. Daneshgar, A. Carter, M. Choe, M. Urteaga, M. Rodwell
{"title":"一个30 GSample/s的InP/CMOS采样保持放大器,具有主动下垂校正","authors":"Seong-Kyun Kim, S. Daneshgar, A. Carter, M. Choe, M. Urteaga, M. Rodwell","doi":"10.1109/MWSYM.2016.7539996","DOIUrl":null,"url":null,"abstract":"We report a 30 GS/s sample-hold amplifier implemented in a combined InP HBT and Si CMOS heterogeneous integration technology. The high-speed signal path is entirely in InP, but droop in the sampled voltage arising from HBT bias currents is suppressed by an integrated CMOS feedback circuit. Under this closed-loop control, in hold mode, the droop rate of the single-ended outputs is reduced to 20 mV/ns. InP-CMOS interconnect parasitics are isolated from the high-speed signal path by isolation resistors and active bootstrapping. Given an 8 GHz input sampled at 32 GHz, the circuit shows input-referred P1dB and IIP3 of 0.5 dBm and 5.8 dBm, respectively. The total power consumption is 2.7 W and the chip area is 815 × 855 μm2.","PeriodicalId":6554,"journal":{"name":"2016 IEEE MTT-S International Microwave Symposium (IMS)","volume":"81 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A 30 GSample/s InP/CMOS sample-hold amplifier with active droop correction\",\"authors\":\"Seong-Kyun Kim, S. Daneshgar, A. Carter, M. Choe, M. Urteaga, M. Rodwell\",\"doi\":\"10.1109/MWSYM.2016.7539996\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We report a 30 GS/s sample-hold amplifier implemented in a combined InP HBT and Si CMOS heterogeneous integration technology. The high-speed signal path is entirely in InP, but droop in the sampled voltage arising from HBT bias currents is suppressed by an integrated CMOS feedback circuit. Under this closed-loop control, in hold mode, the droop rate of the single-ended outputs is reduced to 20 mV/ns. InP-CMOS interconnect parasitics are isolated from the high-speed signal path by isolation resistors and active bootstrapping. Given an 8 GHz input sampled at 32 GHz, the circuit shows input-referred P1dB and IIP3 of 0.5 dBm and 5.8 dBm, respectively. The total power consumption is 2.7 W and the chip area is 815 × 855 μm2.\",\"PeriodicalId\":6554,\"journal\":{\"name\":\"2016 IEEE MTT-S International Microwave Symposium (IMS)\",\"volume\":\"81 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-05-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE MTT-S International Microwave Symposium (IMS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSYM.2016.7539996\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE MTT-S International Microwave Symposium (IMS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSYM.2016.7539996","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

我们报道了一种采用InP HBT和Si CMOS异质集成技术实现的30gs /s采样保持放大器。高速信号通路完全在InP中,但由HBT偏置电流引起的采样电压下降被集成的CMOS反馈电路抑制。在此闭环控制下,在保持模式下,单端输出的下垂率降低到20 mV/ns。InP-CMOS互连寄生物通过隔离电阻和有源自启动与高速信号路径隔离。给定32ghz采样频率为8ghz的输入,电路显示的输入参考P1dB和IIP3分别为0.5 dBm和5.8 dBm。总功耗为2.7 W,芯片面积为815 × 855 μm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 30 GSample/s InP/CMOS sample-hold amplifier with active droop correction
We report a 30 GS/s sample-hold amplifier implemented in a combined InP HBT and Si CMOS heterogeneous integration technology. The high-speed signal path is entirely in InP, but droop in the sampled voltage arising from HBT bias currents is suppressed by an integrated CMOS feedback circuit. Under this closed-loop control, in hold mode, the droop rate of the single-ended outputs is reduced to 20 mV/ns. InP-CMOS interconnect parasitics are isolated from the high-speed signal path by isolation resistors and active bootstrapping. Given an 8 GHz input sampled at 32 GHz, the circuit shows input-referred P1dB and IIP3 of 0.5 dBm and 5.8 dBm, respectively. The total power consumption is 2.7 W and the chip area is 815 × 855 μm2.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信