{"title":"基于PTL逻辑的90nm节点低功耗1位全加法器设计与性能分析","authors":"Shibam Swarup Das, Ruby Mishra","doi":"10.1109/ICCMC.2018.8487687","DOIUrl":null,"url":null,"abstract":"This paper explores a new full-adder (FA) cell which works in low power. Here the FA architecture is designed using pass transistor logic (PTL) style with 14 transistors and implemented using Cadence Virtuous Tools in 90 nm technology node. The investigation has been carried out through anatomizing the FA cell into sub modules. The different design metrics are compared with the existing design. The result shows an average power and delay of 1.494 μW and 0.003612 ns respectively, which is less compared with the existing FA.","PeriodicalId":6604,"journal":{"name":"2018 Second International Conference on Computing Methodologies and Communication (ICCMC)","volume":"15 1","pages":"636-639"},"PeriodicalIF":0.0000,"publicationDate":"2018-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design & Performance Analysis of Low Power 1-bit Full Adder at 90 nm node using PTL Logic\",\"authors\":\"Shibam Swarup Das, Ruby Mishra\",\"doi\":\"10.1109/ICCMC.2018.8487687\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper explores a new full-adder (FA) cell which works in low power. Here the FA architecture is designed using pass transistor logic (PTL) style with 14 transistors and implemented using Cadence Virtuous Tools in 90 nm technology node. The investigation has been carried out through anatomizing the FA cell into sub modules. The different design metrics are compared with the existing design. The result shows an average power and delay of 1.494 μW and 0.003612 ns respectively, which is less compared with the existing FA.\",\"PeriodicalId\":6604,\"journal\":{\"name\":\"2018 Second International Conference on Computing Methodologies and Communication (ICCMC)\",\"volume\":\"15 1\",\"pages\":\"636-639\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 Second International Conference on Computing Methodologies and Communication (ICCMC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCMC.2018.8487687\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 Second International Conference on Computing Methodologies and Communication (ICCMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCMC.2018.8487687","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design & Performance Analysis of Low Power 1-bit Full Adder at 90 nm node using PTL Logic
This paper explores a new full-adder (FA) cell which works in low power. Here the FA architecture is designed using pass transistor logic (PTL) style with 14 transistors and implemented using Cadence Virtuous Tools in 90 nm technology node. The investigation has been carried out through anatomizing the FA cell into sub modules. The different design metrics are compared with the existing design. The result shows an average power and delay of 1.494 μW and 0.003612 ns respectively, which is less compared with the existing FA.