面向MOMO-OFDM的面积高效低功耗MOD-R2MDC FFT的VLSI设计与研究

Kirubanandasarathy Nageswaran, K. Kottaisamy
{"title":"面向MOMO-OFDM的面积高效低功耗MOD-R2MDC FFT的VLSI设计与研究","authors":"Kirubanandasarathy Nageswaran, K. Kottaisamy","doi":"10.4103/0976-8580.149484","DOIUrl":null,"url":null,"abstract":"In this paper, an area-efficient low power fast Fourier transform processor is proposed for multi input multi output-orthogonal frequency division multiplexing (MIMO-OFDM) in wireless communication system. It consists of a modified architecture of radix-2 (R2) algorithm which is described as modified R2 multipath delay commutation (MOD-R2MDC). OFDM is a popular method for high data rate wireless transmission. This paper describes the very large scale integration design of an area efficient MOD-R2MDC FFT for MIMO-OFDM system targeted to future wireless communication systems. The very high speed integrated hardware description language simulation results have been tested practically by implementing in the Altera development and education-2 field programmed gate array (FPGA) development board. Also the existing OFDM system has been tested with these FFT algorithms and their performances were analyzed with respect to occupation of area in FPGA and power consumption. A low-power and area efficient architecture enables the real-time operations of MIMO-OFDM system.","PeriodicalId":53400,"journal":{"name":"Pakistan Journal of Engineering Technology","volume":"16 1","pages":"36"},"PeriodicalIF":0.0000,"publicationDate":"2015-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"VLSI Design and Investigation of an Area Efficient and Low Power MOD-R2MDC FFT for MOMO-OFDM\",\"authors\":\"Kirubanandasarathy Nageswaran, K. Kottaisamy\",\"doi\":\"10.4103/0976-8580.149484\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, an area-efficient low power fast Fourier transform processor is proposed for multi input multi output-orthogonal frequency division multiplexing (MIMO-OFDM) in wireless communication system. It consists of a modified architecture of radix-2 (R2) algorithm which is described as modified R2 multipath delay commutation (MOD-R2MDC). OFDM is a popular method for high data rate wireless transmission. This paper describes the very large scale integration design of an area efficient MOD-R2MDC FFT for MIMO-OFDM system targeted to future wireless communication systems. The very high speed integrated hardware description language simulation results have been tested practically by implementing in the Altera development and education-2 field programmed gate array (FPGA) development board. Also the existing OFDM system has been tested with these FFT algorithms and their performances were analyzed with respect to occupation of area in FPGA and power consumption. A low-power and area efficient architecture enables the real-time operations of MIMO-OFDM system.\",\"PeriodicalId\":53400,\"journal\":{\"name\":\"Pakistan Journal of Engineering Technology\",\"volume\":\"16 1\",\"pages\":\"36\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Pakistan Journal of Engineering Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.4103/0976-8580.149484\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Pakistan Journal of Engineering Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.4103/0976-8580.149484","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

针对无线通信系统中的多输入多输出正交频分复用(MIMO-OFDM),提出了一种面积高效的低功耗快速傅里叶变换处理器。它由一种改进的R2算法结构组成,称为改进的R2多径延迟换相(MOD-R2MDC)。OFDM是一种流行的高数据速率无线传输方法。本文介绍了面向未来无线通信系统的MIMO-OFDM系统的区域高效MOD-R2MDC FFT的超大规模集成设计。高速集成硬件描述语言仿真结果在Altera开发和教育-2现场可编程门阵列(FPGA)开发板上得到了实际验证。对现有的OFDM系统进行了测试,并从FPGA占用面积和功耗方面分析了这些算法的性能。低功耗、高效率的结构使MIMO-OFDM系统能够实时运行。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
VLSI Design and Investigation of an Area Efficient and Low Power MOD-R2MDC FFT for MOMO-OFDM
In this paper, an area-efficient low power fast Fourier transform processor is proposed for multi input multi output-orthogonal frequency division multiplexing (MIMO-OFDM) in wireless communication system. It consists of a modified architecture of radix-2 (R2) algorithm which is described as modified R2 multipath delay commutation (MOD-R2MDC). OFDM is a popular method for high data rate wireless transmission. This paper describes the very large scale integration design of an area efficient MOD-R2MDC FFT for MIMO-OFDM system targeted to future wireless communication systems. The very high speed integrated hardware description language simulation results have been tested practically by implementing in the Altera development and education-2 field programmed gate array (FPGA) development board. Also the existing OFDM system has been tested with these FFT algorithms and their performances were analyzed with respect to occupation of area in FPGA and power consumption. A low-power and area efficient architecture enables the real-time operations of MIMO-OFDM system.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
33
审稿时长
16 weeks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信