R. van Silfhout, O. van der Sluis, W. V. van Driel, J. Janssen, G.Q. Zhang
{"title":"集成电路后端结构的虚拟设计与鉴定","authors":"R. van Silfhout, O. van der Sluis, W. V. van Driel, J. Janssen, G.Q. Zhang","doi":"10.1109/ESIME.2006.1643962","DOIUrl":null,"url":null,"abstract":"For Integrated Circuit (IC) wafer backend development, process developers have to design robust backend structures that guarantee both functionality and reliability during waferfab processes, packaging, qualification tests and lifetime. Figure 1 shows a simplified diagram for the design (and redesign) cycle forevelopment. Subsequently, package development IC development. Subsequently, package develop t . inherited runs a similar cycle. By using reliability modell relate it to the interaction of IC and package assembly, such as IC/compound delamination, we aim at integrating IC and packge prototyping in order to develop reliable IC packages faster. This paper presents parts of our research to approach thermo-mechanical IC reliability by virtually designing and quaifying IC backend structures in both IC processing, packaging and testing processes. By combining experimental and numerical results, targeted failure modes and mechanisms as well as their interactions are understood. It is found that delamination is the key trigger for passivation cracking and metal shift. Even more, the layout of interconnect metals in the backend of ICs has a major effect on under bond-pad wir delamination observed after wafer probing an wire ing. Reliable predictive modelling approaches enable IC package development towards a first-time-right practice.","PeriodicalId":60796,"journal":{"name":"微纳电子与智能制造","volume":"47 1","pages":"1-6"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Virtual Design and Qualification of IC Backend Structures\",\"authors\":\"R. van Silfhout, O. van der Sluis, W. V. van Driel, J. Janssen, G.Q. Zhang\",\"doi\":\"10.1109/ESIME.2006.1643962\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For Integrated Circuit (IC) wafer backend development, process developers have to design robust backend structures that guarantee both functionality and reliability during waferfab processes, packaging, qualification tests and lifetime. Figure 1 shows a simplified diagram for the design (and redesign) cycle forevelopment. Subsequently, package development IC development. Subsequently, package develop t . inherited runs a similar cycle. By using reliability modell relate it to the interaction of IC and package assembly, such as IC/compound delamination, we aim at integrating IC and packge prototyping in order to develop reliable IC packages faster. This paper presents parts of our research to approach thermo-mechanical IC reliability by virtually designing and quaifying IC backend structures in both IC processing, packaging and testing processes. By combining experimental and numerical results, targeted failure modes and mechanisms as well as their interactions are understood. It is found that delamination is the key trigger for passivation cracking and metal shift. Even more, the layout of interconnect metals in the backend of ICs has a major effect on under bond-pad wir delamination observed after wafer probing an wire ing. Reliable predictive modelling approaches enable IC package development towards a first-time-right practice.\",\"PeriodicalId\":60796,\"journal\":{\"name\":\"微纳电子与智能制造\",\"volume\":\"47 1\",\"pages\":\"1-6\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-04-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"微纳电子与智能制造\",\"FirstCategoryId\":\"1087\",\"ListUrlMain\":\"https://doi.org/10.1109/ESIME.2006.1643962\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"微纳电子与智能制造","FirstCategoryId":"1087","ListUrlMain":"https://doi.org/10.1109/ESIME.2006.1643962","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Virtual Design and Qualification of IC Backend Structures
For Integrated Circuit (IC) wafer backend development, process developers have to design robust backend structures that guarantee both functionality and reliability during waferfab processes, packaging, qualification tests and lifetime. Figure 1 shows a simplified diagram for the design (and redesign) cycle forevelopment. Subsequently, package development IC development. Subsequently, package develop t . inherited runs a similar cycle. By using reliability modell relate it to the interaction of IC and package assembly, such as IC/compound delamination, we aim at integrating IC and packge prototyping in order to develop reliable IC packages faster. This paper presents parts of our research to approach thermo-mechanical IC reliability by virtually designing and quaifying IC backend structures in both IC processing, packaging and testing processes. By combining experimental and numerical results, targeted failure modes and mechanisms as well as their interactions are understood. It is found that delamination is the key trigger for passivation cracking and metal shift. Even more, the layout of interconnect metals in the backend of ICs has a major effect on under bond-pad wir delamination observed after wafer probing an wire ing. Reliable predictive modelling approaches enable IC package development towards a first-time-right practice.