Jong-Moon Kim, Ho-Jun Song, Jae-heon Lee, Sang-Woo Hwang
{"title":"用于10mhz无线本地环路的集成CDMA中频收发器","authors":"Jong-Moon Kim, Ho-Jun Song, Jae-heon Lee, Sang-Woo Hwang","doi":"10.1109/ICVC.1999.820932","DOIUrl":null,"url":null,"abstract":"This paper describes a 10-MHz bandwidth WLL (Wireless Local Loop) intermediate frequency (IF) transceiver integrated circuit. The chip interfaces between the RF (radio frequency) and the digital modem sections, and performs the IF-to-baseband (Rx) and baseband-to-IF (Tx) frequency conversions. It incorporates two 100-dB VGAs (variable gain amplifiers), two fixed-frequency PLLs, four low pass filters, two 4-bit A/D converters and two 10-bit D/A converters. It has been implemented in a 0.6-/spl mu/m silicon CMOS process. The PLLs include the VCOs, dividers, phase detectors, and charge pump circuits on chip. The only external requirements are the varactor-tuned LC tank circuit and PLL loop filter circuit. Total supply current is about 57 mA at 3.0-5.0 V.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"52 1","pages":"368-371"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An integrated CDMA intermediate-frequency transceiver for 10-MHz wireless local loop\",\"authors\":\"Jong-Moon Kim, Ho-Jun Song, Jae-heon Lee, Sang-Woo Hwang\",\"doi\":\"10.1109/ICVC.1999.820932\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a 10-MHz bandwidth WLL (Wireless Local Loop) intermediate frequency (IF) transceiver integrated circuit. The chip interfaces between the RF (radio frequency) and the digital modem sections, and performs the IF-to-baseband (Rx) and baseband-to-IF (Tx) frequency conversions. It incorporates two 100-dB VGAs (variable gain amplifiers), two fixed-frequency PLLs, four low pass filters, two 4-bit A/D converters and two 10-bit D/A converters. It has been implemented in a 0.6-/spl mu/m silicon CMOS process. The PLLs include the VCOs, dividers, phase detectors, and charge pump circuits on chip. The only external requirements are the varactor-tuned LC tank circuit and PLL loop filter circuit. Total supply current is about 57 mA at 3.0-5.0 V.\",\"PeriodicalId\":13415,\"journal\":{\"name\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"volume\":\"52 1\",\"pages\":\"368-371\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVC.1999.820932\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820932","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An integrated CDMA intermediate-frequency transceiver for 10-MHz wireless local loop
This paper describes a 10-MHz bandwidth WLL (Wireless Local Loop) intermediate frequency (IF) transceiver integrated circuit. The chip interfaces between the RF (radio frequency) and the digital modem sections, and performs the IF-to-baseband (Rx) and baseband-to-IF (Tx) frequency conversions. It incorporates two 100-dB VGAs (variable gain amplifiers), two fixed-frequency PLLs, four low pass filters, two 4-bit A/D converters and two 10-bit D/A converters. It has been implemented in a 0.6-/spl mu/m silicon CMOS process. The PLLs include the VCOs, dividers, phase detectors, and charge pump circuits on chip. The only external requirements are the varactor-tuned LC tank circuit and PLL loop filter circuit. Total supply current is about 57 mA at 3.0-5.0 V.