大块CMOS光子/电子集成(会议报告)

V. Stojanović
{"title":"大块CMOS光子/电子集成(会议报告)","authors":"V. Stojanović","doi":"10.1117/12.2513369","DOIUrl":null,"url":null,"abstract":"Modern sub-28nm CMOS process nodes, namely FinFET and thin-body silicon-on-insulator have front-end layer thicknesses that are too thin to confine an optical mode. Integration of silicon photonics in these nodes necessitates the development of a deposition process that forms the waveguide structures with sufficient geometries after the CMOS front-end processing. As a step toward creating a photonics process module that can be added to these nodes, we demonstrate the integration of deposited polysilicon photonic platform in a low-power 65nm bulk CMOS process node in a 12” wafer foundry. This process module is designed with minimal number of additional masks to control the fabrication costs by optimizing the fabrication steps and reusing original process’s mask set (~5 additional masks among +40 masks required for the state-of-the-art CMOS nodes).\nThe center of the platform is a polysilicon deposition step, which creates the waveguide layer, followed by a low-temperature crystallization process, which does not impact the electronics. All the passive and active photonic devices are fabricated by patterning and doping this layer. Transistor’s source/drain doping implantations are postponed after finishing and doping photonic polysilicon in order to avoid affecting transistors and reusing the implantation masks for doping active photonic devices as well. The waveguide loss ranges from 10-20dB/cm at 1310nm wavelength. To ease the loss optimization at wafer-scale, deep trench isolation has been added in photonic rows to optically isolate photonics from lossy silicon bulk. Grating couplers are used to couple in/out the light into the chip with 5dB loss. Micro-ring depletion-mode modulators achieved Q-factors of >5k and ~1.6THz free spectral range (FSR) enabling 10 channels in DWDM links. Resonant defect-based photodetectors are utilized on the receive side with 10% quantum efficiency at 5V reverse bias.\nOur first system demonstrations in this platform are O-band wavelength division multiplexed (WDM) optical transceivers using ring-resonators. Chips are designed in a modular fashion with 64 transceiver macros supporting 4 stand-alone transmit and receive WDM rows each with up to 16 individual channels. Each macro contains about 0.5 million transistors including transceiver’s analog custom front-ends, a digital backend, and microrings’ thermal tuners synthesized by original CMOS technology’s IP standard cells. We have used a variety of available transistor types with different oxide-thicknesses and threshold voltages to optimize energy-efficiency of the electronics. We have characterized the transistor performance across the die and wafer by measuring the frequency of the ring-oscillators embedded in each macro, and observed that the normal distribution is consistent with the foundry provided models for the native CMOS process. Electronics are operating using nominal supply voltage of 1.2V. We achieved 10Gb/s transmission with 4.7dB extinction ratio, and bit-error-rates of below 1e-10 at 7Gb/s with -3dBm sensitivity per channel. Total electrical energy-efficiency is about 600fJ/b (100fJ/b for Tx and 500fJ/b for Rx).","PeriodicalId":21725,"journal":{"name":"Silicon Photonics XIV","volume":"72 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2019-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Bulk CMOS photonic/electronic integration (Conference Presentation)\",\"authors\":\"V. Stojanović\",\"doi\":\"10.1117/12.2513369\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Modern sub-28nm CMOS process nodes, namely FinFET and thin-body silicon-on-insulator have front-end layer thicknesses that are too thin to confine an optical mode. Integration of silicon photonics in these nodes necessitates the development of a deposition process that forms the waveguide structures with sufficient geometries after the CMOS front-end processing. As a step toward creating a photonics process module that can be added to these nodes, we demonstrate the integration of deposited polysilicon photonic platform in a low-power 65nm bulk CMOS process node in a 12” wafer foundry. This process module is designed with minimal number of additional masks to control the fabrication costs by optimizing the fabrication steps and reusing original process’s mask set (~5 additional masks among +40 masks required for the state-of-the-art CMOS nodes).\\nThe center of the platform is a polysilicon deposition step, which creates the waveguide layer, followed by a low-temperature crystallization process, which does not impact the electronics. All the passive and active photonic devices are fabricated by patterning and doping this layer. Transistor’s source/drain doping implantations are postponed after finishing and doping photonic polysilicon in order to avoid affecting transistors and reusing the implantation masks for doping active photonic devices as well. The waveguide loss ranges from 10-20dB/cm at 1310nm wavelength. To ease the loss optimization at wafer-scale, deep trench isolation has been added in photonic rows to optically isolate photonics from lossy silicon bulk. Grating couplers are used to couple in/out the light into the chip with 5dB loss. Micro-ring depletion-mode modulators achieved Q-factors of >5k and ~1.6THz free spectral range (FSR) enabling 10 channels in DWDM links. Resonant defect-based photodetectors are utilized on the receive side with 10% quantum efficiency at 5V reverse bias.\\nOur first system demonstrations in this platform are O-band wavelength division multiplexed (WDM) optical transceivers using ring-resonators. Chips are designed in a modular fashion with 64 transceiver macros supporting 4 stand-alone transmit and receive WDM rows each with up to 16 individual channels. Each macro contains about 0.5 million transistors including transceiver’s analog custom front-ends, a digital backend, and microrings’ thermal tuners synthesized by original CMOS technology’s IP standard cells. We have used a variety of available transistor types with different oxide-thicknesses and threshold voltages to optimize energy-efficiency of the electronics. We have characterized the transistor performance across the die and wafer by measuring the frequency of the ring-oscillators embedded in each macro, and observed that the normal distribution is consistent with the foundry provided models for the native CMOS process. Electronics are operating using nominal supply voltage of 1.2V. We achieved 10Gb/s transmission with 4.7dB extinction ratio, and bit-error-rates of below 1e-10 at 7Gb/s with -3dBm sensitivity per channel. Total electrical energy-efficiency is about 600fJ/b (100fJ/b for Tx and 500fJ/b for Rx).\",\"PeriodicalId\":21725,\"journal\":{\"name\":\"Silicon Photonics XIV\",\"volume\":\"72 1\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-03-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Silicon Photonics XIV\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1117/12.2513369\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Silicon Photonics XIV","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2513369","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

现代亚28nm CMOS工艺节点,即FinFET和薄体绝缘体硅,其前端层厚度太薄,无法限制光学模式。在这些节点中集成硅光子学需要开发一种沉积工艺,在CMOS前端处理后形成具有足够几何形状的波导结构。作为创建可添加到这些节点的光子工艺模块的一步,我们展示了沉积多晶硅光子平台在12“晶圆代工厂的低功耗65nm体CMOS工艺节点中的集成。该工艺模块设计具有最少数量的额外掩模,通过优化制造步骤和重用原始工艺的掩模集来控制制造成本(在最先进的CMOS节点所需的+40个掩模中约有5个额外掩模)。平台的中心是多晶硅沉积步骤,它产生波导层,然后是低温结晶过程,这不会影响电子器件。所有的无源和有源光子器件都是通过该层的图案化和掺杂制成的。在完成和掺杂光子多晶硅之后,晶体管的源极/漏极掺杂被推迟,以避免影响晶体管和重复使用掺杂有源光子器件的植入掩模。在1310nm波长下,波导损耗范围为10-20dB/cm。为了减轻晶圆尺度上的损耗优化,在光子行中增加了深沟槽隔离,将光子与损耗硅体进行光学隔离。光栅耦合器用于以5dB损耗将光耦合到芯片中。微环耗尽模式调制器实现了q因子>5k和~1.6THz自由频谱范围(FSR),在DWDM链路中实现了10通道。在5V反向偏压下,接收端利用了基于共振缺陷的光电探测器,量子效率为10%。我们在该平台上的第一个系统演示是使用环形谐振器的o波段波分复用(WDM)光收发器。芯片以模块化方式设计,具有64个收发器宏,支持4个独立发送和接收WDM行,每个行最多有16个独立通道。每个宏包含大约50万个晶体管,包括收发器的模拟定制前端、数字后端和由原始CMOS技术的IP标准单元合成的微环热调谐器。我们使用了多种可用的晶体管类型,具有不同的氧化物厚度和阈值电压,以优化电子器件的能量效率。我们通过测量嵌入在每个宏中的环形振荡器的频率来表征整个芯片和晶圆上的晶体管性能,并观察到正态分布与铸造厂提供的原生CMOS工艺模型一致。电子设备使用1.2V的标称电源电压运行。我们实现了10Gb/s的传输,消光比为4.7dB,在7Gb/s下,每通道灵敏度为-3dBm,误码率低于1e-10。总电能效率约为600fJ/b (Tx为100fJ/b, Rx为500fJ/b)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Bulk CMOS photonic/electronic integration (Conference Presentation)
Modern sub-28nm CMOS process nodes, namely FinFET and thin-body silicon-on-insulator have front-end layer thicknesses that are too thin to confine an optical mode. Integration of silicon photonics in these nodes necessitates the development of a deposition process that forms the waveguide structures with sufficient geometries after the CMOS front-end processing. As a step toward creating a photonics process module that can be added to these nodes, we demonstrate the integration of deposited polysilicon photonic platform in a low-power 65nm bulk CMOS process node in a 12” wafer foundry. This process module is designed with minimal number of additional masks to control the fabrication costs by optimizing the fabrication steps and reusing original process’s mask set (~5 additional masks among +40 masks required for the state-of-the-art CMOS nodes). The center of the platform is a polysilicon deposition step, which creates the waveguide layer, followed by a low-temperature crystallization process, which does not impact the electronics. All the passive and active photonic devices are fabricated by patterning and doping this layer. Transistor’s source/drain doping implantations are postponed after finishing and doping photonic polysilicon in order to avoid affecting transistors and reusing the implantation masks for doping active photonic devices as well. The waveguide loss ranges from 10-20dB/cm at 1310nm wavelength. To ease the loss optimization at wafer-scale, deep trench isolation has been added in photonic rows to optically isolate photonics from lossy silicon bulk. Grating couplers are used to couple in/out the light into the chip with 5dB loss. Micro-ring depletion-mode modulators achieved Q-factors of >5k and ~1.6THz free spectral range (FSR) enabling 10 channels in DWDM links. Resonant defect-based photodetectors are utilized on the receive side with 10% quantum efficiency at 5V reverse bias. Our first system demonstrations in this platform are O-band wavelength division multiplexed (WDM) optical transceivers using ring-resonators. Chips are designed in a modular fashion with 64 transceiver macros supporting 4 stand-alone transmit and receive WDM rows each with up to 16 individual channels. Each macro contains about 0.5 million transistors including transceiver’s analog custom front-ends, a digital backend, and microrings’ thermal tuners synthesized by original CMOS technology’s IP standard cells. We have used a variety of available transistor types with different oxide-thicknesses and threshold voltages to optimize energy-efficiency of the electronics. We have characterized the transistor performance across the die and wafer by measuring the frequency of the ring-oscillators embedded in each macro, and observed that the normal distribution is consistent with the foundry provided models for the native CMOS process. Electronics are operating using nominal supply voltage of 1.2V. We achieved 10Gb/s transmission with 4.7dB extinction ratio, and bit-error-rates of below 1e-10 at 7Gb/s with -3dBm sensitivity per channel. Total electrical energy-efficiency is about 600fJ/b (100fJ/b for Tx and 500fJ/b for Rx).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信