用于CMOS和CPL逻辑的Wallace树乘法器的设计与分析

S. Nagaraj, K. Thyagarajan, D. Srihari, K. Gopi
{"title":"用于CMOS和CPL逻辑的Wallace树乘法器的设计与分析","authors":"S. Nagaraj, K. Thyagarajan, D. Srihari, K. Gopi","doi":"10.1109/ICCPEIC.2018.8525224","DOIUrl":null,"url":null,"abstract":"In this paper we have designed and analysed Wallace Tree Multiplier for CMOS and CPL Logics. CPL Logic is low power logic. This paper aims at comparing the area, power and delay of Wallace Tree Multiplier for CMOS and CPL Logics. The design is implemented using HSPICE for 180nm Technology. Wallace Tree Multiplier was designed for 8-bit and 16-bit using 3:2,4:2 and 5:2 compressors.","PeriodicalId":56955,"journal":{"name":"应用数学与计算数学学报","volume":"28 1","pages":"006-010"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Design and Analysis of Wallace Tree Multiplier for CMOS and CPL Logic\",\"authors\":\"S. Nagaraj, K. Thyagarajan, D. Srihari, K. Gopi\",\"doi\":\"10.1109/ICCPEIC.2018.8525224\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we have designed and analysed Wallace Tree Multiplier for CMOS and CPL Logics. CPL Logic is low power logic. This paper aims at comparing the area, power and delay of Wallace Tree Multiplier for CMOS and CPL Logics. The design is implemented using HSPICE for 180nm Technology. Wallace Tree Multiplier was designed for 8-bit and 16-bit using 3:2,4:2 and 5:2 compressors.\",\"PeriodicalId\":56955,\"journal\":{\"name\":\"应用数学与计算数学学报\",\"volume\":\"28 1\",\"pages\":\"006-010\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"应用数学与计算数学学报\",\"FirstCategoryId\":\"1089\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCPEIC.2018.8525224\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"应用数学与计算数学学报","FirstCategoryId":"1089","ListUrlMain":"https://doi.org/10.1109/ICCPEIC.2018.8525224","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文设计并分析了用于CMOS和CPL逻辑器件的华莱士树乘法器。CPL逻辑是低功耗逻辑。本文的目的是比较CMOS和CPL逻辑的华莱士树乘法器的面积、功率和延迟。该设计采用HSPICE 180nm技术实现。Wallace Tree Multiplier是针对8位和16位设计的,使用3:2、4:2和5:2的压缩器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Analysis of Wallace Tree Multiplier for CMOS and CPL Logic
In this paper we have designed and analysed Wallace Tree Multiplier for CMOS and CPL Logics. CPL Logic is low power logic. This paper aims at comparing the area, power and delay of Wallace Tree Multiplier for CMOS and CPL Logics. The design is implemented using HSPICE for 180nm Technology. Wallace Tree Multiplier was designed for 8-bit and 16-bit using 3:2,4:2 and 5:2 compressors.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
912
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信