Yong Huang, Jialei Liu, Zhiyong Yang, Jing Zhao, Huanxin Liu
{"title":"优化金属硬掩模一体化蚀刻后湿带材,减少金属空洞,提高成品率","authors":"Yong Huang, Jialei Liu, Zhiyong Yang, Jing Zhao, Huanxin Liu","doi":"10.1109/CSTIC.2017.7919795","DOIUrl":null,"url":null,"abstract":"As semiconductor technology node continuously shrinks, Wet strip process works as a more important role beyond 45m. For RC delay concern, Ultra Low-K material is introduced to BEOL ILD (Interlayer Dielectric). After Trench First Metal Hard Mask All-in-One Etch, ULK film sidewalls are exposed during Wet strip. Wet strip needs to take care of not only no ULK K value shift, but also HM TiN pull back / remove for better gap fill capability. We systematically study Wet strip process parameters, clean efficiency is evaluated by metal void defect by defect scan after Cu CMP step. Device electrical test like Kevin-Via resistance and Via-Chain resistance are compared between old and optimized conditions. By optimization of Wet strip, remarkable metal void defect density is reduced and 20% yield improvement is achieved when device reliability is qualified.","PeriodicalId":6846,"journal":{"name":"2017 China Semiconductor Technology International Conference (CSTIC)","volume":"60 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Optimization of Wet strip after Metal Hard Mask All-in-One Etch for metal void reduction and yield improvement\",\"authors\":\"Yong Huang, Jialei Liu, Zhiyong Yang, Jing Zhao, Huanxin Liu\",\"doi\":\"10.1109/CSTIC.2017.7919795\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As semiconductor technology node continuously shrinks, Wet strip process works as a more important role beyond 45m. For RC delay concern, Ultra Low-K material is introduced to BEOL ILD (Interlayer Dielectric). After Trench First Metal Hard Mask All-in-One Etch, ULK film sidewalls are exposed during Wet strip. Wet strip needs to take care of not only no ULK K value shift, but also HM TiN pull back / remove for better gap fill capability. We systematically study Wet strip process parameters, clean efficiency is evaluated by metal void defect by defect scan after Cu CMP step. Device electrical test like Kevin-Via resistance and Via-Chain resistance are compared between old and optimized conditions. By optimization of Wet strip, remarkable metal void defect density is reduced and 20% yield improvement is achieved when device reliability is qualified.\",\"PeriodicalId\":6846,\"journal\":{\"name\":\"2017 China Semiconductor Technology International Conference (CSTIC)\",\"volume\":\"60 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-03-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 China Semiconductor Technology International Conference (CSTIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC.2017.7919795\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC.2017.7919795","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
随着半导体技术节点的不断缩小,湿带材工艺在45m以上发挥着更加重要的作用。考虑到RC延迟问题,在BEOL ILD (Interlayer Dielectric)中引入了超低k材料。在Trench First Metal Hard Mask All-in-One蚀刻后,ULK薄膜侧壁在湿带期间暴露。湿带材不仅需要注意ULK K值的移动,还需要注意HM TiN的拉回/移除,以获得更好的间隙填充能力。系统地研究了湿带钢的工艺参数,通过对铜CMP步骤后的金属空洞缺陷进行了缺陷扫描,评价了湿带钢的清洁效率。比较了旧工况和优化工况下的凯文-通孔电阻和通孔链电阻等器件电气性能。通过对湿带的优化,在保证器件可靠性的前提下,显著降低了金属空洞缺陷密度,使成品率提高了20%。
Optimization of Wet strip after Metal Hard Mask All-in-One Etch for metal void reduction and yield improvement
As semiconductor technology node continuously shrinks, Wet strip process works as a more important role beyond 45m. For RC delay concern, Ultra Low-K material is introduced to BEOL ILD (Interlayer Dielectric). After Trench First Metal Hard Mask All-in-One Etch, ULK film sidewalls are exposed during Wet strip. Wet strip needs to take care of not only no ULK K value shift, but also HM TiN pull back / remove for better gap fill capability. We systematically study Wet strip process parameters, clean efficiency is evaluated by metal void defect by defect scan after Cu CMP step. Device electrical test like Kevin-Via resistance and Via-Chain resistance are compared between old and optimized conditions. By optimization of Wet strip, remarkable metal void defect density is reduced and 20% yield improvement is achieved when device reliability is qualified.