一种0.96 PEF的0.6 v无尾逆变叠加放大器

Linxiao Shen, Abhishek Mukherjee, Shaolan Li, Xiyuan Tang, N. Lu, Nan Sun
{"title":"一种0.96 PEF的0.6 v无尾逆变叠加放大器","authors":"Linxiao Shen, Abhishek Mukherjee, Shaolan Li, Xiyuan Tang, N. Lu, Nan Sun","doi":"10.23919/VLSIC.2019.8778011","DOIUrl":null,"url":null,"abstract":"This paper presents a highly power-efficient instrumentation amplifier. It adopts an inverter stacking amplifier (ISA) based 1st-stage that realizes 4x current reuse, thereby greatly reducing the supply current. To boost the power efficiency and enable its robust operation under 0.6V supply, the tail current sources are removed. A high CMRR of 84dB is maintained by combining chopping, closed-loop biasing, and inherent high impedance degeneration. A 3-stage topology with a class-AB last-stage realizes high loop gain and power-efficient dominant-pole compensation. A prototype tail-less ISA in 180nm achieves 1.38uV rms input referred noise (IRN) within 8-kHz BW, while consuming only 2.7uW. This leads to a power efficiency factor (PEF) of 0.96. To authors’ best knowledge, it is the best reported PEF to date.","PeriodicalId":6707,"journal":{"name":"2019 Symposium on VLSI Circuits","volume":"107 1","pages":"C144-C145"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"A 0.6-V Tail-Less Inverter Stacking Amplifier with 0.96 PEF\",\"authors\":\"Linxiao Shen, Abhishek Mukherjee, Shaolan Li, Xiyuan Tang, N. Lu, Nan Sun\",\"doi\":\"10.23919/VLSIC.2019.8778011\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a highly power-efficient instrumentation amplifier. It adopts an inverter stacking amplifier (ISA) based 1st-stage that realizes 4x current reuse, thereby greatly reducing the supply current. To boost the power efficiency and enable its robust operation under 0.6V supply, the tail current sources are removed. A high CMRR of 84dB is maintained by combining chopping, closed-loop biasing, and inherent high impedance degeneration. A 3-stage topology with a class-AB last-stage realizes high loop gain and power-efficient dominant-pole compensation. A prototype tail-less ISA in 180nm achieves 1.38uV rms input referred noise (IRN) within 8-kHz BW, while consuming only 2.7uW. This leads to a power efficiency factor (PEF) of 0.96. To authors’ best knowledge, it is the best reported PEF to date.\",\"PeriodicalId\":6707,\"journal\":{\"name\":\"2019 Symposium on VLSI Circuits\",\"volume\":\"107 1\",\"pages\":\"C144-C145\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-06-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 Symposium on VLSI Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/VLSIC.2019.8778011\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 Symposium on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/VLSIC.2019.8778011","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文介绍了一种高效节能的仪表放大器。采用了基于逆变叠加放大器(ISA)的一级电路,实现了4倍的电流复用,大大降低了电源电流。为了提高功率效率并使其在0.6V电源下稳健运行,去除了尾部电流源。通过结合斩波、闭环偏置和固有的高阻抗退化,保持了84dB的高CMRR。采用三级拓扑结构,末级为ab级,实现了高环路增益和高效的主极补偿。180nm的无尾ISA原型在8khz BW内的输入参考噪声(IRN) rms为1.38uV,而功耗仅为2.7uW。这导致功率效率系数(PEF)为0.96。据作者所知,这是迄今为止报道的最好的PEF。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 0.6-V Tail-Less Inverter Stacking Amplifier with 0.96 PEF
This paper presents a highly power-efficient instrumentation amplifier. It adopts an inverter stacking amplifier (ISA) based 1st-stage that realizes 4x current reuse, thereby greatly reducing the supply current. To boost the power efficiency and enable its robust operation under 0.6V supply, the tail current sources are removed. A high CMRR of 84dB is maintained by combining chopping, closed-loop biasing, and inherent high impedance degeneration. A 3-stage topology with a class-AB last-stage realizes high loop gain and power-efficient dominant-pole compensation. A prototype tail-less ISA in 180nm achieves 1.38uV rms input referred noise (IRN) within 8-kHz BW, while consuming only 2.7uW. This leads to a power efficiency factor (PEF) of 0.96. To authors’ best knowledge, it is the best reported PEF to date.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信