强制堆叠休眠晶体管(FORTRAN):一种新的CMOS电路设计方法

IF 0.6 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC
S. Kassa, NEERAJ KUMAR MISRA, R. Nagaria
{"title":"强制堆叠休眠晶体管(FORTRAN):一种新的CMOS电路设计方法","authors":"S. Kassa, NEERAJ KUMAR MISRA, R. Nagaria","doi":"10.2298/fuee2102259k","DOIUrl":null,"url":null,"abstract":"Reduction in leakage current has become a significant concern in\n nanotechnology-based low-power, low-voltage, and high-performance VLSI\n applications. This research article discusses a new low-power circuit design\n the approach of FORTRAN (FORced stack sleep TRANsistor), which decreases the\n leakage power efficiency in the CMOS-based circuit outline in VLSI domain.\n FORTRAN approach reduces leakage current in both active as well as standby\n modes of operation. Furthermore, it is not time intensive when the circuit\n goes from active mode to standby mode and vice-versa. To validate the\n proposed design approach, experiments are conducted in the Tanner EDA tool\n of mentor graphics bundle on projected circuit designs for the full adder, a\n chain of 4-inverters, and 4- bit multiplier designs utilizing 180nm, 130nm,\n and 90nm TSMC technology node. The outcomes obtained show the result of a\n 95-98% vital reduction in leakage power as well as a 15-20% reduction in\n dynamic power with a minor increase in delay. The result outcomes are\n compared for accuracy with the notable design approaches that are accessible\n for both active and standby modes of operation.","PeriodicalId":44296,"journal":{"name":"Facta Universitatis-Series Electronics and Energetics","volume":"126 1","pages":""},"PeriodicalIF":0.6000,"publicationDate":"2021-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Forced stack sleep transistor (FORTRAN): A new leakage current reduction approach in CMOS based circuit designing\",\"authors\":\"S. Kassa, NEERAJ KUMAR MISRA, R. Nagaria\",\"doi\":\"10.2298/fuee2102259k\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reduction in leakage current has become a significant concern in\\n nanotechnology-based low-power, low-voltage, and high-performance VLSI\\n applications. This research article discusses a new low-power circuit design\\n the approach of FORTRAN (FORced stack sleep TRANsistor), which decreases the\\n leakage power efficiency in the CMOS-based circuit outline in VLSI domain.\\n FORTRAN approach reduces leakage current in both active as well as standby\\n modes of operation. Furthermore, it is not time intensive when the circuit\\n goes from active mode to standby mode and vice-versa. To validate the\\n proposed design approach, experiments are conducted in the Tanner EDA tool\\n of mentor graphics bundle on projected circuit designs for the full adder, a\\n chain of 4-inverters, and 4- bit multiplier designs utilizing 180nm, 130nm,\\n and 90nm TSMC technology node. The outcomes obtained show the result of a\\n 95-98% vital reduction in leakage power as well as a 15-20% reduction in\\n dynamic power with a minor increase in delay. The result outcomes are\\n compared for accuracy with the notable design approaches that are accessible\\n for both active and standby modes of operation.\",\"PeriodicalId\":44296,\"journal\":{\"name\":\"Facta Universitatis-Series Electronics and Energetics\",\"volume\":\"126 1\",\"pages\":\"\"},\"PeriodicalIF\":0.6000,\"publicationDate\":\"2021-05-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Facta Universitatis-Series Electronics and Energetics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.2298/fuee2102259k\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Facta Universitatis-Series Electronics and Energetics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2298/fuee2102259k","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

在基于纳米技术的低功耗、低电压和高性能VLSI应用中,降低泄漏电流已成为一个重要的问题。本文讨论了一种新的低功耗电路设计方法——FORTRAN (FORced stack sleep TRANsistor),该方法降低了VLSI领域中基于cmos的电路外形的漏功率效率。FORTRAN方法减少了工作和待机模式下的泄漏电流。此外,当电路从活动模式切换到待机模式时,它不是时间密集的,反之亦然。为了验证所提出的设计方法,在Tanner EDA工具的mentor graphics bundle中进行了基于180nm、130nm和90nm台积电技术节点的全加法器、4位逆变器链和4位乘法器设计的投影电路设计实验。得到的结果表明,泄漏功率降低了95-98%,动态功率降低了15-20%,延迟略有增加。结果结果的准确性与显着的设计方法进行比较,这些设计方法可用于活动和备用操作模式。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Forced stack sleep transistor (FORTRAN): A new leakage current reduction approach in CMOS based circuit designing
Reduction in leakage current has become a significant concern in nanotechnology-based low-power, low-voltage, and high-performance VLSI applications. This research article discusses a new low-power circuit design the approach of FORTRAN (FORced stack sleep TRANsistor), which decreases the leakage power efficiency in the CMOS-based circuit outline in VLSI domain. FORTRAN approach reduces leakage current in both active as well as standby modes of operation. Furthermore, it is not time intensive when the circuit goes from active mode to standby mode and vice-versa. To validate the proposed design approach, experiments are conducted in the Tanner EDA tool of mentor graphics bundle on projected circuit designs for the full adder, a chain of 4-inverters, and 4- bit multiplier designs utilizing 180nm, 130nm, and 90nm TSMC technology node. The outcomes obtained show the result of a 95-98% vital reduction in leakage power as well as a 15-20% reduction in dynamic power with a minor increase in delay. The result outcomes are compared for accuracy with the notable design approaches that are accessible for both active and standby modes of operation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Facta Universitatis-Series Electronics and Energetics
Facta Universitatis-Series Electronics and Energetics ENGINEERING, ELECTRICAL & ELECTRONIC-
自引率
16.70%
发文量
10
审稿时长
20 weeks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信