{"title":"强制堆叠休眠晶体管(FORTRAN):一种新的CMOS电路设计方法","authors":"S. Kassa, NEERAJ KUMAR MISRA, R. Nagaria","doi":"10.2298/fuee2102259k","DOIUrl":null,"url":null,"abstract":"Reduction in leakage current has become a significant concern in\n nanotechnology-based low-power, low-voltage, and high-performance VLSI\n applications. This research article discusses a new low-power circuit design\n the approach of FORTRAN (FORced stack sleep TRANsistor), which decreases the\n leakage power efficiency in the CMOS-based circuit outline in VLSI domain.\n FORTRAN approach reduces leakage current in both active as well as standby\n modes of operation. Furthermore, it is not time intensive when the circuit\n goes from active mode to standby mode and vice-versa. To validate the\n proposed design approach, experiments are conducted in the Tanner EDA tool\n of mentor graphics bundle on projected circuit designs for the full adder, a\n chain of 4-inverters, and 4- bit multiplier designs utilizing 180nm, 130nm,\n and 90nm TSMC technology node. The outcomes obtained show the result of a\n 95-98% vital reduction in leakage power as well as a 15-20% reduction in\n dynamic power with a minor increase in delay. The result outcomes are\n compared for accuracy with the notable design approaches that are accessible\n for both active and standby modes of operation.","PeriodicalId":44296,"journal":{"name":"Facta Universitatis-Series Electronics and Energetics","volume":"126 1","pages":""},"PeriodicalIF":0.6000,"publicationDate":"2021-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Forced stack sleep transistor (FORTRAN): A new leakage current reduction approach in CMOS based circuit designing\",\"authors\":\"S. Kassa, NEERAJ KUMAR MISRA, R. Nagaria\",\"doi\":\"10.2298/fuee2102259k\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Reduction in leakage current has become a significant concern in\\n nanotechnology-based low-power, low-voltage, and high-performance VLSI\\n applications. This research article discusses a new low-power circuit design\\n the approach of FORTRAN (FORced stack sleep TRANsistor), which decreases the\\n leakage power efficiency in the CMOS-based circuit outline in VLSI domain.\\n FORTRAN approach reduces leakage current in both active as well as standby\\n modes of operation. Furthermore, it is not time intensive when the circuit\\n goes from active mode to standby mode and vice-versa. To validate the\\n proposed design approach, experiments are conducted in the Tanner EDA tool\\n of mentor graphics bundle on projected circuit designs for the full adder, a\\n chain of 4-inverters, and 4- bit multiplier designs utilizing 180nm, 130nm,\\n and 90nm TSMC technology node. The outcomes obtained show the result of a\\n 95-98% vital reduction in leakage power as well as a 15-20% reduction in\\n dynamic power with a minor increase in delay. The result outcomes are\\n compared for accuracy with the notable design approaches that are accessible\\n for both active and standby modes of operation.\",\"PeriodicalId\":44296,\"journal\":{\"name\":\"Facta Universitatis-Series Electronics and Energetics\",\"volume\":\"126 1\",\"pages\":\"\"},\"PeriodicalIF\":0.6000,\"publicationDate\":\"2021-05-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Facta Universitatis-Series Electronics and Energetics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.2298/fuee2102259k\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Facta Universitatis-Series Electronics and Energetics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2298/fuee2102259k","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
Forced stack sleep transistor (FORTRAN): A new leakage current reduction approach in CMOS based circuit designing
Reduction in leakage current has become a significant concern in
nanotechnology-based low-power, low-voltage, and high-performance VLSI
applications. This research article discusses a new low-power circuit design
the approach of FORTRAN (FORced stack sleep TRANsistor), which decreases the
leakage power efficiency in the CMOS-based circuit outline in VLSI domain.
FORTRAN approach reduces leakage current in both active as well as standby
modes of operation. Furthermore, it is not time intensive when the circuit
goes from active mode to standby mode and vice-versa. To validate the
proposed design approach, experiments are conducted in the Tanner EDA tool
of mentor graphics bundle on projected circuit designs for the full adder, a
chain of 4-inverters, and 4- bit multiplier designs utilizing 180nm, 130nm,
and 90nm TSMC technology node. The outcomes obtained show the result of a
95-98% vital reduction in leakage power as well as a 15-20% reduction in
dynamic power with a minor increase in delay. The result outcomes are
compared for accuracy with the notable design approaches that are accessible
for both active and standby modes of operation.