{"title":"模拟故障模型:回到未来?","authors":"M. Soma","doi":"10.1109/TEST.2014.7035280","DOIUrl":null,"url":null,"abstract":"Is it possible to create analog fault models that are theoretically valid, experimentally verifiable, and computationally efficient to support test developments and quality improvements? This presentation challenges the audience to face this question heads-on, given the variety of analog fault models in use in the past twenty years. We will review various efforts, from those relying on mapping manufacturing defects to devices and circuits to others relying on process variations, block-level parametric variations, and circuit-level specification variations. While the impediments to the development of a standard analog fault model are obvious, the procedures to create such a model have never been elucidated, always left as future work to be done later. Well, the future is now. The presentation, with audience participation, seeks to outline possible procedures to solve this problem defined in the past yet still continuing to affect current and future technologies.","PeriodicalId":6403,"journal":{"name":"2007 IEEE International Test Conference","volume":"96 1","pages":"1"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Analog fault models: Back to the future?\",\"authors\":\"M. Soma\",\"doi\":\"10.1109/TEST.2014.7035280\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Is it possible to create analog fault models that are theoretically valid, experimentally verifiable, and computationally efficient to support test developments and quality improvements? This presentation challenges the audience to face this question heads-on, given the variety of analog fault models in use in the past twenty years. We will review various efforts, from those relying on mapping manufacturing defects to devices and circuits to others relying on process variations, block-level parametric variations, and circuit-level specification variations. While the impediments to the development of a standard analog fault model are obvious, the procedures to create such a model have never been elucidated, always left as future work to be done later. Well, the future is now. The presentation, with audience participation, seeks to outline possible procedures to solve this problem defined in the past yet still continuing to affect current and future technologies.\",\"PeriodicalId\":6403,\"journal\":{\"name\":\"2007 IEEE International Test Conference\",\"volume\":\"96 1\",\"pages\":\"1\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 IEEE International Test Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TEST.2014.7035280\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 IEEE International Test Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2014.7035280","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Is it possible to create analog fault models that are theoretically valid, experimentally verifiable, and computationally efficient to support test developments and quality improvements? This presentation challenges the audience to face this question heads-on, given the variety of analog fault models in use in the past twenty years. We will review various efforts, from those relying on mapping manufacturing defects to devices and circuits to others relying on process variations, block-level parametric variations, and circuit-level specification variations. While the impediments to the development of a standard analog fault model are obvious, the procedures to create such a model have never been elucidated, always left as future work to be done later. Well, the future is now. The presentation, with audience participation, seeks to outline possible procedures to solve this problem defined in the past yet still continuing to affect current and future technologies.