非对称记忆孔轮廓对3D NAND存储器中硅选择性外延生长的影响:AEPM:先进设备工艺和材料

Yao-Yuan Chang, Zusing Yang, Ming-Tsung Wu, Hong-Ji Lee, N. Lian, Tahone Yang, Kuang-Chao Chen, Chih-Yuan Lu
{"title":"非对称记忆孔轮廓对3D NAND存储器中硅选择性外延生长的影响:AEPM:先进设备工艺和材料","authors":"Yao-Yuan Chang, Zusing Yang, Ming-Tsung Wu, Hong-Ji Lee, N. Lian, Tahone Yang, Kuang-Chao Chen, Chih-Yuan Lu","doi":"10.1109/ASMC49169.2020.9185381","DOIUrl":null,"url":null,"abstract":"For silicon selective epitaxy growth (Si-SEG) process, an ex situ pre-epitaxial treatment (PET) is applied in order to remove the damaged layer and impurities. In this work, we observe asymmetric Si recess formed at the bottom of vertical channel (VC) holes in varied staircase environments leading to non-uniform, poor Si-SEG quality. A proposed symmetric silicon oxide/nitride (ON) film stack environment around VC holes by a given REG shift or via applicable layout modification manages to provide balanced charging potential to form symmetric Si etched recess inside VC holes post PET process. Subsequently, the Si-SEG process can form uniform epitaxial Si height at the bottom of VC in 3D NAND fabrication.","PeriodicalId":6771,"journal":{"name":"2020 31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","volume":"86 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2020-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Impact of Asymmetric Memory Hole Profile on Silicon Selective Epitaxial Growth in 3D NAND Memory : AEPM: Advanced Equipment Processes and Materials\",\"authors\":\"Yao-Yuan Chang, Zusing Yang, Ming-Tsung Wu, Hong-Ji Lee, N. Lian, Tahone Yang, Kuang-Chao Chen, Chih-Yuan Lu\",\"doi\":\"10.1109/ASMC49169.2020.9185381\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For silicon selective epitaxy growth (Si-SEG) process, an ex situ pre-epitaxial treatment (PET) is applied in order to remove the damaged layer and impurities. In this work, we observe asymmetric Si recess formed at the bottom of vertical channel (VC) holes in varied staircase environments leading to non-uniform, poor Si-SEG quality. A proposed symmetric silicon oxide/nitride (ON) film stack environment around VC holes by a given REG shift or via applicable layout modification manages to provide balanced charging potential to form symmetric Si etched recess inside VC holes post PET process. Subsequently, the Si-SEG process can form uniform epitaxial Si height at the bottom of VC in 3D NAND fabrication.\",\"PeriodicalId\":6771,\"journal\":{\"name\":\"2020 31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)\",\"volume\":\"86 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASMC49169.2020.9185381\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 31st Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC49169.2020.9185381","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

对于硅选择性外延生长(Si-SEG)工艺,采用非原位预外延处理(PET)去除损伤层和杂质。在这项工作中,我们观察到在不同的楼梯环境中,垂直通道(VC)孔底部形成不对称的Si凹槽,导致不均匀的Si- seg质量差。提出了一种围绕VC孔的对称氧化硅/氮化硅(ON)膜堆栈环境,通过给定的REG移位或通过适当的布局修改,可以提供平衡的充电电位,从而在PET工艺后的VC孔内形成对称的Si蚀刻凹槽。随后,Si- seg工艺可以在三维NAND制造中在VC底部形成均匀的外延Si高度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Impact of Asymmetric Memory Hole Profile on Silicon Selective Epitaxial Growth in 3D NAND Memory : AEPM: Advanced Equipment Processes and Materials
For silicon selective epitaxy growth (Si-SEG) process, an ex situ pre-epitaxial treatment (PET) is applied in order to remove the damaged layer and impurities. In this work, we observe asymmetric Si recess formed at the bottom of vertical channel (VC) holes in varied staircase environments leading to non-uniform, poor Si-SEG quality. A proposed symmetric silicon oxide/nitride (ON) film stack environment around VC holes by a given REG shift or via applicable layout modification manages to provide balanced charging potential to form symmetric Si etched recess inside VC holes post PET process. Subsequently, the Si-SEG process can form uniform epitaxial Si height at the bottom of VC in 3D NAND fabrication.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信