S. Yuan, Liji Wu, Ziqiang Wang, Xuqiang Zheng, Wen Jia, Chun Zhang, Zhihua Wang
{"title":"一种4×20-Gb/s 0.86pJ/b/lane 2-抽头ffe源端串联发射机,具有远端串扰消除和65nm CMOS无分频时钟生成","authors":"S. Yuan, Liji Wu, Ziqiang Wang, Xuqiang Zheng, Wen Jia, Chun Zhang, Zhihua Wang","doi":"10.1109/CICC.2015.7338414","DOIUrl":null,"url":null,"abstract":"A 4×20-Gb/s source-series-terminate (SST) transmitter with 2-tap FFE and far-end crosstalk (FEXT) cancellation is presented. The FFE and crosstalk canceller (XTC) are merged together with the SST driver. The proposed transmitter architecture with divider-less clock generation can not only guarantee the timing requirement for the highest-speed serialization under PVT variation, but also save a lot of hardware cost and power compared with the conventional designs. Fabricated in a 65-nm CMOS technology, the transmitter achieves a maximum data rate of 20-Gb/s with a power efficiency of 0.86pJ/b/lane. For two 2-inch channels with spacing of 30-mil, the measured total jitter (TJ) of the 20-Gb/s eye diagram is 27.8ps for 1e-12 BER, and the peak-to-peak data dependent jitter (DDJ) is improved by 36.9% due to the XTC.","PeriodicalId":6665,"journal":{"name":"2015 IEEE Custom Integrated Circuits Conference (CICC)","volume":"90 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A 4×20-Gb/s 0.86pJ/b/lane 2-tap-FFE source-series-terminated transmitter with far-end crosstalk cancellation and divider-less clock generation in 65nm CMOS\",\"authors\":\"S. Yuan, Liji Wu, Ziqiang Wang, Xuqiang Zheng, Wen Jia, Chun Zhang, Zhihua Wang\",\"doi\":\"10.1109/CICC.2015.7338414\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 4×20-Gb/s source-series-terminate (SST) transmitter with 2-tap FFE and far-end crosstalk (FEXT) cancellation is presented. The FFE and crosstalk canceller (XTC) are merged together with the SST driver. The proposed transmitter architecture with divider-less clock generation can not only guarantee the timing requirement for the highest-speed serialization under PVT variation, but also save a lot of hardware cost and power compared with the conventional designs. Fabricated in a 65-nm CMOS technology, the transmitter achieves a maximum data rate of 20-Gb/s with a power efficiency of 0.86pJ/b/lane. For two 2-inch channels with spacing of 30-mil, the measured total jitter (TJ) of the 20-Gb/s eye diagram is 27.8ps for 1e-12 BER, and the peak-to-peak data dependent jitter (DDJ) is improved by 36.9% due to the XTC.\",\"PeriodicalId\":6665,\"journal\":{\"name\":\"2015 IEEE Custom Integrated Circuits Conference (CICC)\",\"volume\":\"90 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE Custom Integrated Circuits Conference (CICC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.2015.7338414\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE Custom Integrated Circuits Conference (CICC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2015.7338414","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 4×20-Gb/s 0.86pJ/b/lane 2-tap-FFE source-series-terminated transmitter with far-end crosstalk cancellation and divider-less clock generation in 65nm CMOS
A 4×20-Gb/s source-series-terminate (SST) transmitter with 2-tap FFE and far-end crosstalk (FEXT) cancellation is presented. The FFE and crosstalk canceller (XTC) are merged together with the SST driver. The proposed transmitter architecture with divider-less clock generation can not only guarantee the timing requirement for the highest-speed serialization under PVT variation, but also save a lot of hardware cost and power compared with the conventional designs. Fabricated in a 65-nm CMOS technology, the transmitter achieves a maximum data rate of 20-Gb/s with a power efficiency of 0.86pJ/b/lane. For two 2-inch channels with spacing of 30-mil, the measured total jitter (TJ) of the 20-Gb/s eye diagram is 27.8ps for 1e-12 BER, and the peak-to-peak data dependent jitter (DDJ) is improved by 36.9% due to the XTC.