在多核数据流DSP中扩展操作

K. Ichijo, S. Deguchi, Akiko Narita
{"title":"在多核数据流DSP中扩展操作","authors":"K. Ichijo, S. Deguchi, Akiko Narita","doi":"10.1109/ICCE-TW.2016.7521024","DOIUrl":null,"url":null,"abstract":"Nowadays, there are numerous multicore processors for parallel computing. The potential for parallelism is inherently provided by the dataflow execution model, which is a natural fit for exploiting the parallelism inherent in programs, especially digital signal processing applications. In our laboratory, we have developed a ring interconnected multicore dataflow DSP called LSC-Based DSP. In this work we supplement a subtraction operation to LSC-Based DSP with the function of duplicating operand data in order to provide a higher degree of programmability. We implement the new our DSP on an FPGA development board, and verify the functionality of the subtraction instruction by executing several test programs on our new DSP.","PeriodicalId":6620,"journal":{"name":"2016 IEEE International Conference on Consumer Electronics-Taiwan (ICCE-TW)","volume":"45 1","pages":"1-2"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Expansion of operations in a multicore dataflow DSP\",\"authors\":\"K. Ichijo, S. Deguchi, Akiko Narita\",\"doi\":\"10.1109/ICCE-TW.2016.7521024\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nowadays, there are numerous multicore processors for parallel computing. The potential for parallelism is inherently provided by the dataflow execution model, which is a natural fit for exploiting the parallelism inherent in programs, especially digital signal processing applications. In our laboratory, we have developed a ring interconnected multicore dataflow DSP called LSC-Based DSP. In this work we supplement a subtraction operation to LSC-Based DSP with the function of duplicating operand data in order to provide a higher degree of programmability. We implement the new our DSP on an FPGA development board, and verify the functionality of the subtraction instruction by executing several test programs on our new DSP.\",\"PeriodicalId\":6620,\"journal\":{\"name\":\"2016 IEEE International Conference on Consumer Electronics-Taiwan (ICCE-TW)\",\"volume\":\"45 1\",\"pages\":\"1-2\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-05-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE International Conference on Consumer Electronics-Taiwan (ICCE-TW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCE-TW.2016.7521024\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Conference on Consumer Electronics-Taiwan (ICCE-TW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCE-TW.2016.7521024","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

现在,有许多多核处理器用于并行计算。数据流执行模型固有地提供了并行性的潜力,它非常适合利用程序中固有的并行性,特别是数字信号处理应用程序。在我们的实验室中,我们开发了一种环形互连的多核数据流DSP,称为基于lsc的DSP。在这项工作中,我们为基于lsc的DSP补充了一个减法操作,并具有复制操作数数据的功能,以提供更高程度的可编程性。我们在FPGA开发板上实现了新的DSP,并通过在新的DSP上执行几个测试程序来验证减法指令的功能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Expansion of operations in a multicore dataflow DSP
Nowadays, there are numerous multicore processors for parallel computing. The potential for parallelism is inherently provided by the dataflow execution model, which is a natural fit for exploiting the parallelism inherent in programs, especially digital signal processing applications. In our laboratory, we have developed a ring interconnected multicore dataflow DSP called LSC-Based DSP. In this work we supplement a subtraction operation to LSC-Based DSP with the function of duplicating operand data in order to provide a higher degree of programmability. We implement the new our DSP on an FPGA development board, and verify the functionality of the subtraction instruction by executing several test programs on our new DSP.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信