{"title":"高速十进制单元设计中的考虑","authors":"M. Schmookler","doi":"10.1109/ARITH.1972.6153909","DOIUrl":null,"url":null,"abstract":"New applications and new technologies will make high speed decimal arithmetic an attractive alternative to binary arithmetic. This new environment will be characterized by fewer computations for each item of data. Emphasis on binary arithmetic has resulted in techniques permitting great improvements in performance. Similar improvements are needed for decimal. Various forms of LSI arrays will permit new approaches to implementing arithmetic units. ROM arrays used as complex logic blocks permit practical designs of simultaneous multipliers and batch adders, with essentially the same cost and performance for BCD operands as for binary operands of the same word size.","PeriodicalId":6526,"journal":{"name":"2015 IEEE 22nd Symposium on Computer Arithmetic","volume":"6 1","pages":"1-10"},"PeriodicalIF":0.0000,"publicationDate":"1972-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Considerations in the design of a high speed decimal unit\",\"authors\":\"M. Schmookler\",\"doi\":\"10.1109/ARITH.1972.6153909\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"New applications and new technologies will make high speed decimal arithmetic an attractive alternative to binary arithmetic. This new environment will be characterized by fewer computations for each item of data. Emphasis on binary arithmetic has resulted in techniques permitting great improvements in performance. Similar improvements are needed for decimal. Various forms of LSI arrays will permit new approaches to implementing arithmetic units. ROM arrays used as complex logic blocks permit practical designs of simultaneous multipliers and batch adders, with essentially the same cost and performance for BCD operands as for binary operands of the same word size.\",\"PeriodicalId\":6526,\"journal\":{\"name\":\"2015 IEEE 22nd Symposium on Computer Arithmetic\",\"volume\":\"6 1\",\"pages\":\"1-10\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1972-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE 22nd Symposium on Computer Arithmetic\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ARITH.1972.6153909\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE 22nd Symposium on Computer Arithmetic","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ARITH.1972.6153909","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Considerations in the design of a high speed decimal unit
New applications and new technologies will make high speed decimal arithmetic an attractive alternative to binary arithmetic. This new environment will be characterized by fewer computations for each item of data. Emphasis on binary arithmetic has resulted in techniques permitting great improvements in performance. Similar improvements are needed for decimal. Various forms of LSI arrays will permit new approaches to implementing arithmetic units. ROM arrays used as complex logic blocks permit practical designs of simultaneous multipliers and batch adders, with essentially the same cost and performance for BCD operands as for binary operands of the same word size.