{"title":"基于矩阵计算的4核MPSoC设计方法","authors":"Dongsheng Li, Yilei Li, A. Yong, M. Gao","doi":"10.1109/ICEEE.2010.5661052","DOIUrl":null,"url":null,"abstract":"The multi-core technique will play an important role in high density computing, therefore, it is significant to design MPSoC with handy intellectual property core. This paper gives the design of the 4-core multi-processor system on chip (MPSoC) based on hierarchy AHB bus architecture in RTL, and the testing results indicate that the speed increases along with the increasing dimension of the multiplication matrix. When the parallel program is beyond 95 percent in the total program, such as the 32 dimension matrix, the system speedup ratio is theoretically equal to the number of the cores integrated in MPSoC.","PeriodicalId":6302,"journal":{"name":"2010 International Conference on E-Product E-Service and E-Entertainment","volume":"113 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Approach to 4-Core MPSoC Design Based on Matrix Computing\",\"authors\":\"Dongsheng Li, Yilei Li, A. Yong, M. Gao\",\"doi\":\"10.1109/ICEEE.2010.5661052\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The multi-core technique will play an important role in high density computing, therefore, it is significant to design MPSoC with handy intellectual property core. This paper gives the design of the 4-core multi-processor system on chip (MPSoC) based on hierarchy AHB bus architecture in RTL, and the testing results indicate that the speed increases along with the increasing dimension of the multiplication matrix. When the parallel program is beyond 95 percent in the total program, such as the 32 dimension matrix, the system speedup ratio is theoretically equal to the number of the cores integrated in MPSoC.\",\"PeriodicalId\":6302,\"journal\":{\"name\":\"2010 International Conference on E-Product E-Service and E-Entertainment\",\"volume\":\"113 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 International Conference on E-Product E-Service and E-Entertainment\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEE.2010.5661052\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 International Conference on E-Product E-Service and E-Entertainment","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEE.2010.5661052","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Approach to 4-Core MPSoC Design Based on Matrix Computing
The multi-core technique will play an important role in high density computing, therefore, it is significant to design MPSoC with handy intellectual property core. This paper gives the design of the 4-core multi-processor system on chip (MPSoC) based on hierarchy AHB bus architecture in RTL, and the testing results indicate that the speed increases along with the increasing dimension of the multiplication matrix. When the parallel program is beyond 95 percent in the total program, such as the 32 dimension matrix, the system speedup ratio is theoretically equal to the number of the cores integrated in MPSoC.