电源射频干扰导致数字时钟电路失效的主要原因是时序冲突

Shanshan Nong, Tao Su
{"title":"电源射频干扰导致数字时钟电路失效的主要原因是时序冲突","authors":"Shanshan Nong, Tao Su","doi":"10.1109/CSTIC49141.2020.9282440","DOIUrl":null,"url":null,"abstract":"This paper covers our observations of the failure behavior of a clocked digital circuit with sinusoidal interference acting on its supply. Conventionally, it has been thought that interference causes mainly logic-level errors in digital circuits, with the average value of the interference determining the circuit delay. As the interference cycle time is much shorter than both the data path delay and clock cycle time, the average value of the interference is almost zero. However, it still causes a timing violation, rather than a logic-level error, in the circuit. This observation was at odds with conventional thinking. This behavior was confirmed with both transistor-level simulations and board-based measurements. The findings of the present study are important for determining the frequency response of the maximum tolerable interference amplitude of a digital circuit in the design phase","PeriodicalId":6848,"journal":{"name":"2020 China Semiconductor Technology International Conference (CSTIC)","volume":"27 1","pages":"1-3"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Timing Violation as Dominant Reason for Failure of Clocked Digital Circuit Due to RF Interference in Supply\",\"authors\":\"Shanshan Nong, Tao Su\",\"doi\":\"10.1109/CSTIC49141.2020.9282440\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper covers our observations of the failure behavior of a clocked digital circuit with sinusoidal interference acting on its supply. Conventionally, it has been thought that interference causes mainly logic-level errors in digital circuits, with the average value of the interference determining the circuit delay. As the interference cycle time is much shorter than both the data path delay and clock cycle time, the average value of the interference is almost zero. However, it still causes a timing violation, rather than a logic-level error, in the circuit. This observation was at odds with conventional thinking. This behavior was confirmed with both transistor-level simulations and board-based measurements. The findings of the present study are important for determining the frequency response of the maximum tolerable interference amplitude of a digital circuit in the design phase\",\"PeriodicalId\":6848,\"journal\":{\"name\":\"2020 China Semiconductor Technology International Conference (CSTIC)\",\"volume\":\"27 1\",\"pages\":\"1-3\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-06-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 China Semiconductor Technology International Conference (CSTIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSTIC49141.2020.9282440\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 China Semiconductor Technology International Conference (CSTIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSTIC49141.2020.9282440","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文介绍了我们对一个时钟数字电路在正弦干扰作用下的失效行为的观察。传统上,人们认为干扰主要引起数字电路中的逻辑级误差,干扰的平均值决定电路延迟。由于干扰周期时间比数据路径延迟和时钟周期时间都短得多,因此干扰的平均值几乎为零。然而,它仍然在电路中引起时序冲突,而不是逻辑级错误。这一观察结果与传统思维相左。这种行为得到了晶体管级模拟和基于电路板的测量的证实。本研究结果对于确定数字电路在设计阶段的最大可容忍干扰幅值的频率响应具有重要意义
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Timing Violation as Dominant Reason for Failure of Clocked Digital Circuit Due to RF Interference in Supply
This paper covers our observations of the failure behavior of a clocked digital circuit with sinusoidal interference acting on its supply. Conventionally, it has been thought that interference causes mainly logic-level errors in digital circuits, with the average value of the interference determining the circuit delay. As the interference cycle time is much shorter than both the data path delay and clock cycle time, the average value of the interference is almost zero. However, it still causes a timing violation, rather than a logic-level error, in the circuit. This observation was at odds with conventional thinking. This behavior was confirmed with both transistor-level simulations and board-based measurements. The findings of the present study are important for determining the frequency response of the maximum tolerable interference amplitude of a digital circuit in the design phase
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信