片上网络路由器的拥塞感知混合SRAM和STT-RAM缓冲器设计

Jinzhi Lai, Jueping Cai, Jie Chu
{"title":"片上网络路由器的拥塞感知混合SRAM和STT-RAM缓冲器设计","authors":"Jinzhi Lai, Jueping Cai, Jie Chu","doi":"10.1587/elex.19.20220078","DOIUrl":null,"url":null,"abstract":"Network-on-chip (NoC) offers a scalable and flexible communication infrastructure for many-cores systems. Buffers in router is used for fine-grain flow control and Quality of Service (QoS), yet it is the major contributor of area and power consumption. In this paper, we propose a hybrid buffer design with SRAM and Spin-Torque Transfer Magnetic RAM (STT-RAM) for NoC router leveraging a novel architecture combined Virtual Channel (VC) and Virtual Output Queuing (VOQ) to store congested and uncongested flow separately. Experiments demonstrates that the proposed scheme can achieve 11.8% network performance improvement and 32.9% power saving with only 8.2% area overhead degradation compared to conventional SRAM based buffer design. key words: network-on-chip (NoC), router, STT-RAM, buffer, congestion-aware Classification: Integrated circuits (memory, logic, analog, RF, sensor)","PeriodicalId":13437,"journal":{"name":"IEICE Electron. Express","volume":"12 1","pages":"20220078"},"PeriodicalIF":0.0000,"publicationDate":"2023-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A congestion-aware hybrid SRAM and STT-RAM buffer design for network-on-chip router\",\"authors\":\"Jinzhi Lai, Jueping Cai, Jie Chu\",\"doi\":\"10.1587/elex.19.20220078\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Network-on-chip (NoC) offers a scalable and flexible communication infrastructure for many-cores systems. Buffers in router is used for fine-grain flow control and Quality of Service (QoS), yet it is the major contributor of area and power consumption. In this paper, we propose a hybrid buffer design with SRAM and Spin-Torque Transfer Magnetic RAM (STT-RAM) for NoC router leveraging a novel architecture combined Virtual Channel (VC) and Virtual Output Queuing (VOQ) to store congested and uncongested flow separately. Experiments demonstrates that the proposed scheme can achieve 11.8% network performance improvement and 32.9% power saving with only 8.2% area overhead degradation compared to conventional SRAM based buffer design. key words: network-on-chip (NoC), router, STT-RAM, buffer, congestion-aware Classification: Integrated circuits (memory, logic, analog, RF, sensor)\",\"PeriodicalId\":13437,\"journal\":{\"name\":\"IEICE Electron. Express\",\"volume\":\"12 1\",\"pages\":\"20220078\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEICE Electron. Express\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1587/elex.19.20220078\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEICE Electron. Express","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1587/elex.19.20220078","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

片上网络(NoC)为多核系统提供了可扩展和灵活的通信基础设施。路由器中的缓冲区用于细粒度流量控制和服务质量(QoS),但它是面积和功耗的主要贡献者。在本文中,我们提出了一种用于NoC路由器的SRAM和自旋扭矩传递磁RAM (STT-RAM)混合缓冲设计,利用虚拟通道(VC)和虚拟输出队列(VOQ)相结合的新架构来分别存储拥塞和非拥塞流。实验表明,与传统的基于SRAM的缓冲区设计相比,该方案可以实现11.8%的网络性能提升和32.9%的功耗节约,而面积开销仅下降8.2%。关键词:片上网络(NoC),路由器,STT-RAM,缓冲区,拥塞感知分类:集成电路(存储器,逻辑,模拟,射频,传感器)
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A congestion-aware hybrid SRAM and STT-RAM buffer design for network-on-chip router
Network-on-chip (NoC) offers a scalable and flexible communication infrastructure for many-cores systems. Buffers in router is used for fine-grain flow control and Quality of Service (QoS), yet it is the major contributor of area and power consumption. In this paper, we propose a hybrid buffer design with SRAM and Spin-Torque Transfer Magnetic RAM (STT-RAM) for NoC router leveraging a novel architecture combined Virtual Channel (VC) and Virtual Output Queuing (VOQ) to store congested and uncongested flow separately. Experiments demonstrates that the proposed scheme can achieve 11.8% network performance improvement and 32.9% power saving with only 8.2% area overhead degradation compared to conventional SRAM based buffer design. key words: network-on-chip (NoC), router, STT-RAM, buffer, congestion-aware Classification: Integrated circuits (memory, logic, analog, RF, sensor)
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信