{"title":"片上网络路由器的拥塞感知混合SRAM和STT-RAM缓冲器设计","authors":"Jinzhi Lai, Jueping Cai, Jie Chu","doi":"10.1587/elex.19.20220078","DOIUrl":null,"url":null,"abstract":"Network-on-chip (NoC) offers a scalable and flexible communication infrastructure for many-cores systems. Buffers in router is used for fine-grain flow control and Quality of Service (QoS), yet it is the major contributor of area and power consumption. In this paper, we propose a hybrid buffer design with SRAM and Spin-Torque Transfer Magnetic RAM (STT-RAM) for NoC router leveraging a novel architecture combined Virtual Channel (VC) and Virtual Output Queuing (VOQ) to store congested and uncongested flow separately. Experiments demonstrates that the proposed scheme can achieve 11.8% network performance improvement and 32.9% power saving with only 8.2% area overhead degradation compared to conventional SRAM based buffer design. key words: network-on-chip (NoC), router, STT-RAM, buffer, congestion-aware Classification: Integrated circuits (memory, logic, analog, RF, sensor)","PeriodicalId":13437,"journal":{"name":"IEICE Electron. Express","volume":"12 1","pages":"20220078"},"PeriodicalIF":0.0000,"publicationDate":"2023-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A congestion-aware hybrid SRAM and STT-RAM buffer design for network-on-chip router\",\"authors\":\"Jinzhi Lai, Jueping Cai, Jie Chu\",\"doi\":\"10.1587/elex.19.20220078\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Network-on-chip (NoC) offers a scalable and flexible communication infrastructure for many-cores systems. Buffers in router is used for fine-grain flow control and Quality of Service (QoS), yet it is the major contributor of area and power consumption. In this paper, we propose a hybrid buffer design with SRAM and Spin-Torque Transfer Magnetic RAM (STT-RAM) for NoC router leveraging a novel architecture combined Virtual Channel (VC) and Virtual Output Queuing (VOQ) to store congested and uncongested flow separately. Experiments demonstrates that the proposed scheme can achieve 11.8% network performance improvement and 32.9% power saving with only 8.2% area overhead degradation compared to conventional SRAM based buffer design. key words: network-on-chip (NoC), router, STT-RAM, buffer, congestion-aware Classification: Integrated circuits (memory, logic, analog, RF, sensor)\",\"PeriodicalId\":13437,\"journal\":{\"name\":\"IEICE Electron. Express\",\"volume\":\"12 1\",\"pages\":\"20220078\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEICE Electron. Express\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1587/elex.19.20220078\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEICE Electron. Express","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1587/elex.19.20220078","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A congestion-aware hybrid SRAM and STT-RAM buffer design for network-on-chip router
Network-on-chip (NoC) offers a scalable and flexible communication infrastructure for many-cores systems. Buffers in router is used for fine-grain flow control and Quality of Service (QoS), yet it is the major contributor of area and power consumption. In this paper, we propose a hybrid buffer design with SRAM and Spin-Torque Transfer Magnetic RAM (STT-RAM) for NoC router leveraging a novel architecture combined Virtual Channel (VC) and Virtual Output Queuing (VOQ) to store congested and uncongested flow separately. Experiments demonstrates that the proposed scheme can achieve 11.8% network performance improvement and 32.9% power saving with only 8.2% area overhead degradation compared to conventional SRAM based buffer design. key words: network-on-chip (NoC), router, STT-RAM, buffer, congestion-aware Classification: Integrated circuits (memory, logic, analog, RF, sensor)