基于0.18µm RF CMOS工艺的DRM/DAB/AM/FM频率合成器设计

L. Xuemei, Wang Zhigong, Wang Keping
{"title":"基于0.18µm RF CMOS工艺的DRM/DAB/AM/FM频率合成器设计","authors":"L. Xuemei, Wang Zhigong, Wang Keping","doi":"10.1109/EDSSC.2011.6117664","DOIUrl":null,"url":null,"abstract":"This paper describes a frequency synthesizer for DRM/DAB/AM/FM application using 0.18µm CMOS process. The frequency synthesizer operates in the multi-band, including DRM, DAB, AM, and FM. To cover the overall frequencies of them, a novel frequency planning and a new structure are proposed. The monolithic DRM/DAB frequency synthesizer chip is also fabricated in a SMIC's 0.18 µm CMOS process. The die area is 1425 µm×795 µm (include test buffer and pads). The measured results show that phase noise in PLL loop is •59.52dBc/Hz at 10 kHz offset, the measured phase errors of LO quadrature signals is less than 3°. The proposal frequency synthesizer consume 47 mW (include test buffer) under a 1.8 V supply.","PeriodicalId":6363,"journal":{"name":"2011 IEEE International Conference of Electron Devices and Solid-State Circuits","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2011-12-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A design of the frequency synthesizer for DRM/DAB/AM/FM application in 0.18 µm RF CMOS process\",\"authors\":\"L. Xuemei, Wang Zhigong, Wang Keping\",\"doi\":\"10.1109/EDSSC.2011.6117664\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a frequency synthesizer for DRM/DAB/AM/FM application using 0.18µm CMOS process. The frequency synthesizer operates in the multi-band, including DRM, DAB, AM, and FM. To cover the overall frequencies of them, a novel frequency planning and a new structure are proposed. The monolithic DRM/DAB frequency synthesizer chip is also fabricated in a SMIC's 0.18 µm CMOS process. The die area is 1425 µm×795 µm (include test buffer and pads). The measured results show that phase noise in PLL loop is •59.52dBc/Hz at 10 kHz offset, the measured phase errors of LO quadrature signals is less than 3°. The proposal frequency synthesizer consume 47 mW (include test buffer) under a 1.8 V supply.\",\"PeriodicalId\":6363,\"journal\":{\"name\":\"2011 IEEE International Conference of Electron Devices and Solid-State Circuits\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE International Conference of Electron Devices and Solid-State Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDSSC.2011.6117664\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE International Conference of Electron Devices and Solid-State Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDSSC.2011.6117664","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

本文介绍了一种采用0.18µm CMOS工艺的DRM/DAB/AM/FM频率合成器。频率合成器工作在多波段,包括DRM, DAB, AM和FM。为了覆盖它们的全部频率,提出了一种新的频率规划和结构。单片DRM/DAB频率合成器芯片也采用中芯国际0.18µm CMOS工艺制造。模具面积为1425µm×795µm(包括测试缓冲和垫)。测量结果表明,在10 kHz偏置时,锁相环的相位噪声为59.52dBc/Hz,本相正交信号的相位误差小于3°。建议频率合成器在1.8 V电源下消耗47 mW(包括测试缓冲器)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A design of the frequency synthesizer for DRM/DAB/AM/FM application in 0.18 µm RF CMOS process
This paper describes a frequency synthesizer for DRM/DAB/AM/FM application using 0.18µm CMOS process. The frequency synthesizer operates in the multi-band, including DRM, DAB, AM, and FM. To cover the overall frequencies of them, a novel frequency planning and a new structure are proposed. The monolithic DRM/DAB frequency synthesizer chip is also fabricated in a SMIC's 0.18 µm CMOS process. The die area is 1425 µm×795 µm (include test buffer and pads). The measured results show that phase noise in PLL loop is •59.52dBc/Hz at 10 kHz offset, the measured phase errors of LO quadrature signals is less than 3°. The proposal frequency synthesizer consume 47 mW (include test buffer) under a 1.8 V supply.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信