规则时钟下QCA嵌入中复合逻辑门的合成

IF 0.6 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC
Jayanta Pal, Dhrubajyoti Bhowmik, A. Singh, Apu Saha, B. Sen
{"title":"规则时钟下QCA嵌入中复合逻辑门的合成","authors":"Jayanta Pal, Dhrubajyoti Bhowmik, A. Singh, Apu Saha, B. Sen","doi":"10.2298/fuee2101115p","DOIUrl":null,"url":null,"abstract":"Quantum-dot Cellular Automata (QCA) has emerged as one of the alternative\n technologies for current CMOS technology. It has the advantage of computing\n at a faster speed, consuming lower power, and work at Nano- Scale. Besides\n these advantages, QCA logic is limited to its primitive gates, majority\n voter and inverter only, results in limitation of cost-efficient logic\n circuit realization. Numerous designs have been proposed to realize various\n intricate logic gates in QCA at the penalty of non-uniform clocking and\n improper layout. This paper proposes a Composite Gate (CG) in QCA, which\n realizes all the essential digital logic gates such as AND, NAND, Inverter,\n OR, NOR, and exclusive gates like XOR and XNOR. Reportedly, the proposed\n design is the first of its kind to generate all basic logic in a single\n unit. The most striking feature of this work is the augmentation of the\n underlying clocking circuit with the logic block, making it a more realistic\n circuit. The Reliable, Efficient, and Scalable (RES) underlying regular\n clocking scheme is utilized to enhance the proposed design?s scalability and\n efficiency. The relevance of the proposed design is best cited with coplanar\n implementation of 2-input symmetric functions, achieving 33% gain in gate\n count and without any garbage output. The evaluation and analysis of\n dissipated energy for both the design have been carried out. The end product\n is verified using the QCADesigner2.0.3 simulator, and QCAPro is employed for\n the study of power dissipation.","PeriodicalId":44296,"journal":{"name":"Facta Universitatis-Series Electronics and Energetics","volume":"1 1","pages":""},"PeriodicalIF":0.6000,"publicationDate":"2021-02-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Synthesis of composite logic gate in QCA embedding underlying regular clocking\",\"authors\":\"Jayanta Pal, Dhrubajyoti Bhowmik, A. Singh, Apu Saha, B. Sen\",\"doi\":\"10.2298/fuee2101115p\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Quantum-dot Cellular Automata (QCA) has emerged as one of the alternative\\n technologies for current CMOS technology. It has the advantage of computing\\n at a faster speed, consuming lower power, and work at Nano- Scale. Besides\\n these advantages, QCA logic is limited to its primitive gates, majority\\n voter and inverter only, results in limitation of cost-efficient logic\\n circuit realization. Numerous designs have been proposed to realize various\\n intricate logic gates in QCA at the penalty of non-uniform clocking and\\n improper layout. This paper proposes a Composite Gate (CG) in QCA, which\\n realizes all the essential digital logic gates such as AND, NAND, Inverter,\\n OR, NOR, and exclusive gates like XOR and XNOR. Reportedly, the proposed\\n design is the first of its kind to generate all basic logic in a single\\n unit. The most striking feature of this work is the augmentation of the\\n underlying clocking circuit with the logic block, making it a more realistic\\n circuit. The Reliable, Efficient, and Scalable (RES) underlying regular\\n clocking scheme is utilized to enhance the proposed design?s scalability and\\n efficiency. The relevance of the proposed design is best cited with coplanar\\n implementation of 2-input symmetric functions, achieving 33% gain in gate\\n count and without any garbage output. The evaluation and analysis of\\n dissipated energy for both the design have been carried out. The end product\\n is verified using the QCADesigner2.0.3 simulator, and QCAPro is employed for\\n the study of power dissipation.\",\"PeriodicalId\":44296,\"journal\":{\"name\":\"Facta Universitatis-Series Electronics and Energetics\",\"volume\":\"1 1\",\"pages\":\"\"},\"PeriodicalIF\":0.6000,\"publicationDate\":\"2021-02-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Facta Universitatis-Series Electronics and Energetics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.2298/fuee2101115p\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Facta Universitatis-Series Electronics and Energetics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.2298/fuee2101115p","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 2

摘要

量子点元胞自动机(QCA)已成为当前CMOS技术的替代技术之一。它具有计算速度快、功耗低、工作在纳米级的优点。除了这些优点外,QCA逻辑仅限于其原始门、多数选通器和逆变器,从而限制了成本效益的逻辑电路实现。为了在QCA中实现各种复杂的逻辑门,人们提出了许多设计方案,但却存在时钟不均匀和布局不当的问题。本文提出了一种QCA中的复合门(CG),它实现了与、非与、反相、或、非或等所有必要的数字逻辑门以及异或、异或等专用门。据报道,该设计方案是同类产品中首次在单个单元中生成所有基本逻辑。这项工作最显著的特点是用逻辑块增强了底层时钟电路,使其成为一个更现实的电路。利用可靠、高效和可扩展(RES)的底层常规时钟方案来增强所提出的设计。S的可扩展性和效率。所提出的设计的相关性最好引用2输入对称函数的共面实现,在门计数中获得33%的增益,并且没有任何垃圾输出。对两种设计方案的耗散能量进行了评估和分析。采用QCADesigner2.0.3仿真器对最终产品进行验证,并采用QCAPro进行功耗研究。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Synthesis of composite logic gate in QCA embedding underlying regular clocking
Quantum-dot Cellular Automata (QCA) has emerged as one of the alternative technologies for current CMOS technology. It has the advantage of computing at a faster speed, consuming lower power, and work at Nano- Scale. Besides these advantages, QCA logic is limited to its primitive gates, majority voter and inverter only, results in limitation of cost-efficient logic circuit realization. Numerous designs have been proposed to realize various intricate logic gates in QCA at the penalty of non-uniform clocking and improper layout. This paper proposes a Composite Gate (CG) in QCA, which realizes all the essential digital logic gates such as AND, NAND, Inverter, OR, NOR, and exclusive gates like XOR and XNOR. Reportedly, the proposed design is the first of its kind to generate all basic logic in a single unit. The most striking feature of this work is the augmentation of the underlying clocking circuit with the logic block, making it a more realistic circuit. The Reliable, Efficient, and Scalable (RES) underlying regular clocking scheme is utilized to enhance the proposed design?s scalability and efficiency. The relevance of the proposed design is best cited with coplanar implementation of 2-input symmetric functions, achieving 33% gain in gate count and without any garbage output. The evaluation and analysis of dissipated energy for both the design have been carried out. The end product is verified using the QCADesigner2.0.3 simulator, and QCAPro is employed for the study of power dissipation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
Facta Universitatis-Series Electronics and Energetics
Facta Universitatis-Series Electronics and Energetics ENGINEERING, ELECTRICAL & ELECTRONIC-
自引率
16.70%
发文量
10
审稿时长
20 weeks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信