支持低电压写入、低电压读取和低待机功耗的单电源六晶体管CMOS SRAM

IF 0.6 4区 工程技术 Q4 ENGINEERING, ELECTRICAL & ELECTRONIC
T. Enomoto, Nobuaki Kobayashi
{"title":"支持低电压写入、低电压读取和低待机功耗的单电源六晶体管CMOS SRAM","authors":"T. Enomoto, Nobuaki Kobayashi","doi":"10.1587/transele.2022ecp5053","DOIUrl":null,"url":null,"abstract":"SUMMARY We developed a self-controllable voltage level (SVL) circuit and applied this circuit to a single-power-supply, six-transistor complementary metal-oxide-semiconductor static random-access memory (SRAM) to not only improve both write and read performances but also to achieve low standby power and data retention (holding) capability. The SVL circuit comprises only three MOSFETs (i.e., pull-up, pull-down and bypass MOSFETs). The SVL circuit is able to adaptively generate both optimal memory cell voltages and word line voltages depending on which mode of operation (i.e., write, read or hold operation) was used. The write margin ( V WM ) and read margin ( V RM ) of the developed (dvlp) SRAM at a supply voltage ( V DD ) of 1 V were 0.470 and 0.1923 V, respectively. These values were 1.309 and 2.093 times V WM and V RM of the conventional (conv) SRAM, respectively. At a large threshold voltage ( V t ) variability (= +6 σ ), the minimum power supply voltage ( V Min ) for the write operation of the conv SRAM was 0.37 V, whereas it decreased to 0.22 V for the dvlp SRAM. V Min for the read operation of the conv SRAM was 1.05 V when the V t variability (= -6 σ ) was large, but the dvlp SRAM lowered it to 0.41 V. These results show that the SVL circuit expands the operating voltage range for both write and read operations to lower voltages. The dvlp SRAM reduces the standby power consumption ( P ST ) while retaining data. The measured P ST of the 2k-bit, 90-nm dvlp SRAM was only 0.957 μ W at V DD = 1.0 V, which was 9.46% of P ST of the conv SRAM (10.12 μ W). The Si area overhead of the SVL circuits was only 1.383% of the dvlp SRAM.","PeriodicalId":50384,"journal":{"name":"IEICE Transactions on Electronics","volume":null,"pages":null},"PeriodicalIF":0.6000,"publicationDate":"2023-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Single-Power-Supply Six-Transistor CMOS SRAM Enabling Low-Voltage Writing, Low-Voltage Reading, and Low Standby Power Consumption\",\"authors\":\"T. Enomoto, Nobuaki Kobayashi\",\"doi\":\"10.1587/transele.2022ecp5053\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"SUMMARY We developed a self-controllable voltage level (SVL) circuit and applied this circuit to a single-power-supply, six-transistor complementary metal-oxide-semiconductor static random-access memory (SRAM) to not only improve both write and read performances but also to achieve low standby power and data retention (holding) capability. The SVL circuit comprises only three MOSFETs (i.e., pull-up, pull-down and bypass MOSFETs). The SVL circuit is able to adaptively generate both optimal memory cell voltages and word line voltages depending on which mode of operation (i.e., write, read or hold operation) was used. The write margin ( V WM ) and read margin ( V RM ) of the developed (dvlp) SRAM at a supply voltage ( V DD ) of 1 V were 0.470 and 0.1923 V, respectively. These values were 1.309 and 2.093 times V WM and V RM of the conventional (conv) SRAM, respectively. At a large threshold voltage ( V t ) variability (= +6 σ ), the minimum power supply voltage ( V Min ) for the write operation of the conv SRAM was 0.37 V, whereas it decreased to 0.22 V for the dvlp SRAM. V Min for the read operation of the conv SRAM was 1.05 V when the V t variability (= -6 σ ) was large, but the dvlp SRAM lowered it to 0.41 V. These results show that the SVL circuit expands the operating voltage range for both write and read operations to lower voltages. The dvlp SRAM reduces the standby power consumption ( P ST ) while retaining data. The measured P ST of the 2k-bit, 90-nm dvlp SRAM was only 0.957 μ W at V DD = 1.0 V, which was 9.46% of P ST of the conv SRAM (10.12 μ W). The Si area overhead of the SVL circuits was only 1.383% of the dvlp SRAM.\",\"PeriodicalId\":50384,\"journal\":{\"name\":\"IEICE Transactions on Electronics\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.6000,\"publicationDate\":\"2023-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEICE Transactions on Electronics\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://doi.org/10.1587/transele.2022ecp5053\",\"RegionNum\":4,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q4\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEICE Transactions on Electronics","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.1587/transele.2022ecp5053","RegionNum":4,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q4","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

摘要

我们开发了一种自可控电压电平(SVL)电路,并将该电路应用于单电源、六晶体管互补金属氧化物半导体静态随机存取存储器(SRAM),不仅提高了写入和读取性能,而且还实现了低待机功耗和数据保留(保持)能力。SVL电路仅包括三个mosfet(即,上拉,下拉和旁路mosfet)。SVL电路能够根据所使用的操作模式(即写、读或保持操作)自适应地产生最佳存储单元电压和字线电压。开发的(dvlp) SRAM在电源电压(vdd)为1 V时的写裕量(vwm)和读裕量(vrm)分别为0.470 V和0.1923 V。这些值分别是常规(conv) SRAM的vwm和vrm的1.309和2.093倍。在较大的阈值电压(V t)变异性(= +6 σ)下,conv SRAM的最小写电源电压(V Min)为0.37 V,而dvlp SRAM的最小写电源电压为0.22 V。当V t变异性(= -6 σ)较大时,逆变式SRAM的读操作最小值为1.05 V,而dvlp SRAM的读操作最小值为0.41 V。这些结果表明,SVL电路将写入和读取操作的工作电压范围扩展到更低的电压。dvlp SRAM在保留数据的同时降低了待机功耗(pst)。在电压DD = 1.0 V时,该电路的pst仅为0.957 μ W,为普通SRAM (10.12 μ W)的9.46%,SRAM的Si面积开销仅为普通SRAM的1.383%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Single-Power-Supply Six-Transistor CMOS SRAM Enabling Low-Voltage Writing, Low-Voltage Reading, and Low Standby Power Consumption
SUMMARY We developed a self-controllable voltage level (SVL) circuit and applied this circuit to a single-power-supply, six-transistor complementary metal-oxide-semiconductor static random-access memory (SRAM) to not only improve both write and read performances but also to achieve low standby power and data retention (holding) capability. The SVL circuit comprises only three MOSFETs (i.e., pull-up, pull-down and bypass MOSFETs). The SVL circuit is able to adaptively generate both optimal memory cell voltages and word line voltages depending on which mode of operation (i.e., write, read or hold operation) was used. The write margin ( V WM ) and read margin ( V RM ) of the developed (dvlp) SRAM at a supply voltage ( V DD ) of 1 V were 0.470 and 0.1923 V, respectively. These values were 1.309 and 2.093 times V WM and V RM of the conventional (conv) SRAM, respectively. At a large threshold voltage ( V t ) variability (= +6 σ ), the minimum power supply voltage ( V Min ) for the write operation of the conv SRAM was 0.37 V, whereas it decreased to 0.22 V for the dvlp SRAM. V Min for the read operation of the conv SRAM was 1.05 V when the V t variability (= -6 σ ) was large, but the dvlp SRAM lowered it to 0.41 V. These results show that the SVL circuit expands the operating voltage range for both write and read operations to lower voltages. The dvlp SRAM reduces the standby power consumption ( P ST ) while retaining data. The measured P ST of the 2k-bit, 90-nm dvlp SRAM was only 0.957 μ W at V DD = 1.0 V, which was 9.46% of P ST of the conv SRAM (10.12 μ W). The Si area overhead of the SVL circuits was only 1.383% of the dvlp SRAM.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
IEICE Transactions on Electronics
IEICE Transactions on Electronics 工程技术-工程:电子与电气
CiteScore
1.00
自引率
20.00%
发文量
79
审稿时长
3-6 weeks
期刊介绍: Currently, the IEICE has ten sections nationwide. Each section operates under the leadership of a section chief, four section secretaries and about 20 section councilors. Sections host lecture meetings, seminars and industrial tours, and carry out other activities. Topics: Integrated Circuits, Semiconductor Materials and Devices, Quantum Electronics, Opto-Electronics, Superconductive Electronics, Electronic Displays, Microwave and Millimeter Wave Technologies, Vacuum and Beam Technologies, Recording and Memory Technologies, Electromagnetic Theory.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信