{"title":"基于浮点算法的高效缓存64点FFT处理器用于OFDM应用","authors":"Challa Padma, Palapati Jagadamba, P. Reddy","doi":"10.18280/i2m.210104","DOIUrl":null,"url":null,"abstract":"Presently Fourth generation and other wireless systems are focused area for the research and development in the communication field. Fast Fourier Transform (FFT) & Inverse FFT (IFFT) are required for Orthogonal frequency division multiplexing in the integral part of modulation/demodulation modules that occupies more area and power. This paper presents low power and area efficient Cached memory for Fast Fourier Transform (FFT) processor using floating point arithmetic for OFDM application. To store computational permutations each butterfly unit needs one memory. So if considering higher radix of FFT processor, memory requirement increases, it yields to more power consumption and more density occupancy. In this proposed cached 64 point radix 2^6 SDF architecture for reducing the arithmetic hardware complexity of complex multipliers and complex adders present in butterfly structure to obtain low power and less memory requirement. The proposed system is synthesized by using CADENCE RTL COMPLIER and is implemented in ENCOUNTER RTL TO GDSII SYSTEM” using 90nm CMOS technology with a supply voltage of 1V. Synthesis results shows that the proposed design is efficient in terms of gate count, area and power consumption.","PeriodicalId":38637,"journal":{"name":"Instrumentation Mesure Metrologie","volume":" ","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2022-02-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Efficient Cached 64 Point FFT Processor Using Floating Point Arithmetic for OFDM Application\",\"authors\":\"Challa Padma, Palapati Jagadamba, P. Reddy\",\"doi\":\"10.18280/i2m.210104\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Presently Fourth generation and other wireless systems are focused area for the research and development in the communication field. Fast Fourier Transform (FFT) & Inverse FFT (IFFT) are required for Orthogonal frequency division multiplexing in the integral part of modulation/demodulation modules that occupies more area and power. This paper presents low power and area efficient Cached memory for Fast Fourier Transform (FFT) processor using floating point arithmetic for OFDM application. To store computational permutations each butterfly unit needs one memory. So if considering higher radix of FFT processor, memory requirement increases, it yields to more power consumption and more density occupancy. In this proposed cached 64 point radix 2^6 SDF architecture for reducing the arithmetic hardware complexity of complex multipliers and complex adders present in butterfly structure to obtain low power and less memory requirement. The proposed system is synthesized by using CADENCE RTL COMPLIER and is implemented in ENCOUNTER RTL TO GDSII SYSTEM” using 90nm CMOS technology with a supply voltage of 1V. Synthesis results shows that the proposed design is efficient in terms of gate count, area and power consumption.\",\"PeriodicalId\":38637,\"journal\":{\"name\":\"Instrumentation Mesure Metrologie\",\"volume\":\" \",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-02-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Instrumentation Mesure Metrologie\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.18280/i2m.210104\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"Engineering\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Instrumentation Mesure Metrologie","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.18280/i2m.210104","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 1
摘要
目前,第四代和其他无线系统是通信领域研究和开发的重点领域。在调制/解调模块的组成部分中,正交频分复用需要快速傅立叶变换(FFT)和逆FFT(IFFT),它们占用更多的面积和功率。针对OFDM应用,本文提出了一种用于快速傅立叶变换(FFT)处理器的低功耗、低面积高效缓存存储器。为了存储计算排列,每个蝶形单元需要一个内存。因此,如果考虑FFT处理器的基数越高,内存需求就会增加,从而导致更大的功耗和更高的密度占用率。在该提出的缓存64点基数2^6SDF架构中,用于降低蝶形结构中存在的复数乘法器和复数加法器的算术硬件复杂性,以获得低功耗和较少的内存需求。所提出的系统是用CADENCE RTL COMPLIER合成的,并在电源电压为1V的90nm CMOS技术的ENCOUNTER RTL TO GDSII system中实现。综合结果表明,该设计在门数、面积和功耗方面都是有效的。
Efficient Cached 64 Point FFT Processor Using Floating Point Arithmetic for OFDM Application
Presently Fourth generation and other wireless systems are focused area for the research and development in the communication field. Fast Fourier Transform (FFT) & Inverse FFT (IFFT) are required for Orthogonal frequency division multiplexing in the integral part of modulation/demodulation modules that occupies more area and power. This paper presents low power and area efficient Cached memory for Fast Fourier Transform (FFT) processor using floating point arithmetic for OFDM application. To store computational permutations each butterfly unit needs one memory. So if considering higher radix of FFT processor, memory requirement increases, it yields to more power consumption and more density occupancy. In this proposed cached 64 point radix 2^6 SDF architecture for reducing the arithmetic hardware complexity of complex multipliers and complex adders present in butterfly structure to obtain low power and less memory requirement. The proposed system is synthesized by using CADENCE RTL COMPLIER and is implemented in ENCOUNTER RTL TO GDSII SYSTEM” using 90nm CMOS technology with a supply voltage of 1V. Synthesis results shows that the proposed design is efficient in terms of gate count, area and power consumption.