Simopt -- 用于 FPGA-CAD 流程推测性优化的仿真通行证

Eashan Wadhwa, Shanker Shreejith
{"title":"Simopt -- 用于 FPGA-CAD 流程推测性优化的仿真通行证","authors":"Eashan Wadhwa, Shanker Shreejith","doi":"arxiv-2408.12676","DOIUrl":null,"url":null,"abstract":"Behavioural simulation is deployed in CAD flow to verify the functional\ncorrectness of a Register Transfer Level (RTL) design. Metadata extracted from\nbehavioural simulation could be used to optimise and/or speed up subsequent\nsteps in the hardware design flow. In this paper, we propose Simopt, a tool\nflow that extracts simulation metadata to improve the timing performance of the\ndesign by introducing latency awareness during the placement phase and\nsubsequently improving the routing time of the post-placed netlist using vendor\ntools. For our experiments, we adapt the open-source Yosys flow to perform\nSimopt-aware placement. Our results show that using the Simopt-pass in the\ndesign implementation flow results in up to 38.2% reduction in timing\nperformance (latency) of the design.","PeriodicalId":501291,"journal":{"name":"arXiv - CS - Performance","volume":"5 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-07-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simopt -- Simulation pass for Speculative Optimisation of FPGA-CAD flow\",\"authors\":\"Eashan Wadhwa, Shanker Shreejith\",\"doi\":\"arxiv-2408.12676\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Behavioural simulation is deployed in CAD flow to verify the functional\\ncorrectness of a Register Transfer Level (RTL) design. Metadata extracted from\\nbehavioural simulation could be used to optimise and/or speed up subsequent\\nsteps in the hardware design flow. In this paper, we propose Simopt, a tool\\nflow that extracts simulation metadata to improve the timing performance of the\\ndesign by introducing latency awareness during the placement phase and\\nsubsequently improving the routing time of the post-placed netlist using vendor\\ntools. For our experiments, we adapt the open-source Yosys flow to perform\\nSimopt-aware placement. Our results show that using the Simopt-pass in the\\ndesign implementation flow results in up to 38.2% reduction in timing\\nperformance (latency) of the design.\",\"PeriodicalId\":501291,\"journal\":{\"name\":\"arXiv - CS - Performance\",\"volume\":\"5 1\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-07-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"arXiv - CS - Performance\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/arxiv-2408.12676\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"arXiv - CS - Performance","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/arxiv-2408.12676","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在 CAD 流程中部署行为仿真是为了验证寄存器传输层 (RTL) 设计的功能正确性。从行为仿真中提取的元数据可用于优化和/或加快硬件设计流程中的后续步骤。在本文中,我们提出了 Simopt,这是一种提取仿真元数据的工具流程,通过在放置阶段引入延迟意识来改善设计的时序性能,并随后使用供应商工具改善放置后网表的布线时间。在实验中,我们调整了开源 Yosys 流程,以执行 Simopt 感知贴装。结果表明,在设计实现流程中使用 Simopt-pass 可使设计的时序性能(延迟)降低 38.2%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Simopt -- Simulation pass for Speculative Optimisation of FPGA-CAD flow
Behavioural simulation is deployed in CAD flow to verify the functional correctness of a Register Transfer Level (RTL) design. Metadata extracted from behavioural simulation could be used to optimise and/or speed up subsequent steps in the hardware design flow. In this paper, we propose Simopt, a tool flow that extracts simulation metadata to improve the timing performance of the design by introducing latency awareness during the placement phase and subsequently improving the routing time of the post-placed netlist using vendor tools. For our experiments, we adapt the open-source Yosys flow to perform Simopt-aware placement. Our results show that using the Simopt-pass in the design implementation flow results in up to 38.2% reduction in timing performance (latency) of the design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信