{"title":"0.18 µm CMOS 低功耗超宽带低噪声跨导放大器的优化设计","authors":"W. Yasmeen, G. N. Swamy, K. Padma Priya","doi":"10.1007/s00034-024-02803-1","DOIUrl":null,"url":null,"abstract":"<p>A low-noise amplifier (LNA) is one of the most crucial components of a communication system. The current low-noise amplifier design faces challenges due to intrinsic noise sources in CMOS transistors and trade-offs to maximize gain and bandwidth. Hence the Optimal design of a low-power ultra-wideband low-noise transconductance amplifier in 0.18 µm CMOS is introduced to minimize the noise figure of the amplifier. Ultra wideband (UWB) signals cover a wide frequency range making it challenging to achieve good input and output matching across the entire band. Thus, Cascode inductive degenerative using pi matching network enhances input–output matching by providing impedance transformation, matching source impedance to low input impedance, and improving power transfer rate. However, the cascode configuration with pi matching offers superior performance over a wide frequency range, but it requires careful consideration of gain and noise figures. Therefore, a current reuse technique is utilized to improve gain and reduce noise figures by optimizing the distribution of bias currents and enhancing the overall performance of the amplifier. Furthermore, the main design challenge for LNAs is achieving high linearity in interference-filled environments. Hence novel Cascade inductive degenerative using T matching network addresses low-frequency signal interference by utilizing multiple amplifier stages for gain and high linearity. Thus, the result obtained showed that the proposed model outperforms the existing design with high gain of 17.7 dB, high input return loss of 10.6 dB, high FOM of 24.4 and low noise figures of 0.573 dB, thus improves the overall performance of the system.</p>","PeriodicalId":10227,"journal":{"name":"Circuits, Systems and Signal Processing","volume":null,"pages":null},"PeriodicalIF":1.8000,"publicationDate":"2024-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Optimal Design of Low-Power Ultra-Wideband Low-Noise Transconductance Amplifier in 0.18 µm CMOS\",\"authors\":\"W. Yasmeen, G. N. Swamy, K. Padma Priya\",\"doi\":\"10.1007/s00034-024-02803-1\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"<p>A low-noise amplifier (LNA) is one of the most crucial components of a communication system. The current low-noise amplifier design faces challenges due to intrinsic noise sources in CMOS transistors and trade-offs to maximize gain and bandwidth. Hence the Optimal design of a low-power ultra-wideband low-noise transconductance amplifier in 0.18 µm CMOS is introduced to minimize the noise figure of the amplifier. Ultra wideband (UWB) signals cover a wide frequency range making it challenging to achieve good input and output matching across the entire band. Thus, Cascode inductive degenerative using pi matching network enhances input–output matching by providing impedance transformation, matching source impedance to low input impedance, and improving power transfer rate. However, the cascode configuration with pi matching offers superior performance over a wide frequency range, but it requires careful consideration of gain and noise figures. Therefore, a current reuse technique is utilized to improve gain and reduce noise figures by optimizing the distribution of bias currents and enhancing the overall performance of the amplifier. Furthermore, the main design challenge for LNAs is achieving high linearity in interference-filled environments. Hence novel Cascade inductive degenerative using T matching network addresses low-frequency signal interference by utilizing multiple amplifier stages for gain and high linearity. Thus, the result obtained showed that the proposed model outperforms the existing design with high gain of 17.7 dB, high input return loss of 10.6 dB, high FOM of 24.4 and low noise figures of 0.573 dB, thus improves the overall performance of the system.</p>\",\"PeriodicalId\":10227,\"journal\":{\"name\":\"Circuits, Systems and Signal Processing\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":1.8000,\"publicationDate\":\"2024-08-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Circuits, Systems and Signal Processing\",\"FirstCategoryId\":\"5\",\"ListUrlMain\":\"https://doi.org/10.1007/s00034-024-02803-1\",\"RegionNum\":3,\"RegionCategory\":\"工程技术\",\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"Q3\",\"JCRName\":\"ENGINEERING, ELECTRICAL & ELECTRONIC\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Circuits, Systems and Signal Processing","FirstCategoryId":"5","ListUrlMain":"https://doi.org/10.1007/s00034-024-02803-1","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
摘要
低噪声放大器(LNA)是通信系统最关键的组件之一。目前的低噪声放大器设计面临着 CMOS 晶体管固有噪声源以及增益和带宽最大化权衡带来的挑战。因此,我们采用 0.18 µm CMOS 对低功耗超宽带低噪声跨导放大器进行了优化设计,以最大限度地降低放大器的噪声系数。超宽带 (UWB) 信号覆盖的频率范围很广,因此在整个频段内实现良好的输入和输出匹配具有挑战性。因此,使用π匹配网络的级联电感变性通过提供阻抗变换、将源阻抗匹配到低输入阻抗以及提高功率传输速率来增强输入输出匹配。不过,带 pi 匹配的级联配置在较宽的频率范围内性能优越,但需要仔细考虑增益和噪声系数。因此,我们采用了电流重复使用技术,通过优化偏置电流的分布来提高增益和降低噪声系数,从而提高放大器的整体性能。此外,低噪声放大器的主要设计挑战是在充满干扰的环境中实现高线性度。因此,采用 T 匹配网络的新型级联电感式退变通过利用多级放大器实现增益和高线性度,从而解决了低频信号干扰问题。结果表明,所提出的模型优于现有设计,具有 17.7 dB 的高增益、10.6 dB 的高输入回损、24.4 的高 FOM 和 0.573 dB 的低噪声,从而提高了系统的整体性能。
Optimal Design of Low-Power Ultra-Wideband Low-Noise Transconductance Amplifier in 0.18 µm CMOS
A low-noise amplifier (LNA) is one of the most crucial components of a communication system. The current low-noise amplifier design faces challenges due to intrinsic noise sources in CMOS transistors and trade-offs to maximize gain and bandwidth. Hence the Optimal design of a low-power ultra-wideband low-noise transconductance amplifier in 0.18 µm CMOS is introduced to minimize the noise figure of the amplifier. Ultra wideband (UWB) signals cover a wide frequency range making it challenging to achieve good input and output matching across the entire band. Thus, Cascode inductive degenerative using pi matching network enhances input–output matching by providing impedance transformation, matching source impedance to low input impedance, and improving power transfer rate. However, the cascode configuration with pi matching offers superior performance over a wide frequency range, but it requires careful consideration of gain and noise figures. Therefore, a current reuse technique is utilized to improve gain and reduce noise figures by optimizing the distribution of bias currents and enhancing the overall performance of the amplifier. Furthermore, the main design challenge for LNAs is achieving high linearity in interference-filled environments. Hence novel Cascade inductive degenerative using T matching network addresses low-frequency signal interference by utilizing multiple amplifier stages for gain and high linearity. Thus, the result obtained showed that the proposed model outperforms the existing design with high gain of 17.7 dB, high input return loss of 10.6 dB, high FOM of 24.4 and low noise figures of 0.573 dB, thus improves the overall performance of the system.
期刊介绍:
Rapid developments in the analog and digital processing of signals for communication, control, and computer systems have made the theory of electrical circuits and signal processing a burgeoning area of research and design. The aim of Circuits, Systems, and Signal Processing (CSSP) is to help meet the needs of outlets for significant research papers and state-of-the-art review articles in the area.
The scope of the journal is broad, ranging from mathematical foundations to practical engineering design. It encompasses, but is not limited to, such topics as linear and nonlinear networks, distributed circuits and systems, multi-dimensional signals and systems, analog filters and signal processing, digital filters and signal processing, statistical signal processing, multimedia, computer aided design, graph theory, neural systems, communication circuits and systems, and VLSI signal processing.
The Editorial Board is international, and papers are welcome from throughout the world. The journal is devoted primarily to research papers, but survey, expository, and tutorial papers are also published.
Circuits, Systems, and Signal Processing (CSSP) is published twelve times annually.