基于比较器的低功耗闪存 ADC 的设计与实现

M. Kusuma Sri, B. Hemalatha, J. Aparna Priya, Amrita. S
{"title":"基于比较器的低功耗闪存 ADC 的设计与实现","authors":"M. Kusuma Sri, B. Hemalatha, J. Aparna Priya, Amrita. S","doi":"10.48175/ijarsct-18271","DOIUrl":null,"url":null,"abstract":"This project describes the design of a high-speed latched comparator with a 6- bit resolution, full-scale voltage of 1.6 V, and a sampling frequency of 250 MHz. The comparator is designed in a 0.35 µm CMOS process with a supply voltage of 3.3 V. The comparator is designed for time-interleaved band-pass sigma-delta ADC. Due to the nature of the target application, it should be possible to turn off the components to avoid static power consumption. The comparator of this design implements the turn-off technique when it is not in use. The settling time of the comparator is less than half the clock cycle which means it does not affect the functionality of the band-pass sigma-delta ADC in terms of speed. The simulation results are derived using Cadence environment. The results show that the comparator has 6-bit resolution and power consumption of 4.13 mw for the worst-case frequency of 250 MHz. It fulfills all the performance requirements, most of them with large margins","PeriodicalId":510160,"journal":{"name":"International Journal of Advanced Research in Science, Communication and Technology","volume":"8 10","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2024-05-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Implementation of Low Power Comparator Based Flash ADC\",\"authors\":\"M. Kusuma Sri, B. Hemalatha, J. Aparna Priya, Amrita. S\",\"doi\":\"10.48175/ijarsct-18271\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This project describes the design of a high-speed latched comparator with a 6- bit resolution, full-scale voltage of 1.6 V, and a sampling frequency of 250 MHz. The comparator is designed in a 0.35 µm CMOS process with a supply voltage of 3.3 V. The comparator is designed for time-interleaved band-pass sigma-delta ADC. Due to the nature of the target application, it should be possible to turn off the components to avoid static power consumption. The comparator of this design implements the turn-off technique when it is not in use. The settling time of the comparator is less than half the clock cycle which means it does not affect the functionality of the band-pass sigma-delta ADC in terms of speed. The simulation results are derived using Cadence environment. The results show that the comparator has 6-bit resolution and power consumption of 4.13 mw for the worst-case frequency of 250 MHz. It fulfills all the performance requirements, most of them with large margins\",\"PeriodicalId\":510160,\"journal\":{\"name\":\"International Journal of Advanced Research in Science, Communication and Technology\",\"volume\":\"8 10\",\"pages\":\"\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2024-05-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Journal of Advanced Research in Science, Communication and Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.48175/ijarsct-18271\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Journal of Advanced Research in Science, Communication and Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.48175/ijarsct-18271","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

该项目介绍了一种高速锁存比较器的设计,其分辨率为 6 位,满量程电压为 1.6 V,采样频率为 250 MHz。比较器采用 0.35 µm CMOS 工艺设计,电源电压为 3.3 V。由于目标应用的性质,应该可以关闭元件以避免静态功耗。本设计的比较器在不使用时采用了关断技术。比较器的沉淀时间不到时钟周期的一半,这意味着在速度方面不会影响带通 sigma-delta ADC 的功能。仿真结果使用 Cadence 环境得出。结果显示,比较器具有 6 位分辨率,在最坏情况下频率为 250 MHz 时功耗为 4.13 mw。它满足了所有性能要求,其中大部分都有较大的余量
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and Implementation of Low Power Comparator Based Flash ADC
This project describes the design of a high-speed latched comparator with a 6- bit resolution, full-scale voltage of 1.6 V, and a sampling frequency of 250 MHz. The comparator is designed in a 0.35 µm CMOS process with a supply voltage of 3.3 V. The comparator is designed for time-interleaved band-pass sigma-delta ADC. Due to the nature of the target application, it should be possible to turn off the components to avoid static power consumption. The comparator of this design implements the turn-off technique when it is not in use. The settling time of the comparator is less than half the clock cycle which means it does not affect the functionality of the band-pass sigma-delta ADC in terms of speed. The simulation results are derived using Cadence environment. The results show that the comparator has 6-bit resolution and power consumption of 4.13 mw for the worst-case frequency of 250 MHz. It fulfills all the performance requirements, most of them with large margins
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信