汽车控制系统中Sigma-Delta数模转换器的分析与设计

Yushi Chen, Zhiyuan Wang, Y. Zhuang, Hualian Tang
{"title":"汽车控制系统中Sigma-Delta数模转换器的分析与设计","authors":"Yushi Chen, Zhiyuan Wang, Y. Zhuang, Hualian Tang","doi":"10.1109/ICCS52645.2021.9697210","DOIUrl":null,"url":null,"abstract":"This paper presents a sigma-delta analog-to-digital converter (ADC) using discrete-time implementation dedicated to automotive control systems. The proposed ADC consists of a fourth-order sigma-delta modulator followed by a fifth-order cascaded integrator comb (CIC) decimator filter. The structure of the proposed modulator employs a cascaded integrator feed-forward (CIFF) topology. By using multi-bit quantizer, the modulator can apparently reduce quantization noise and make the loop more stable. Thanks to the input offset storage (IOS) technology and neutralization technology, the offset voltage of the comparator is sharply reduced by 35.5% and kick back noise is also eliminated. A random digital correction method is applied to make the feedback DAC insensitive to the mismatch of small-size capacitors and achieve better dynamic performance. The proposed ADC is implemented in a standard 0.18um CMOS process. Operating from a 1.8V supply, it achieves a peak spurious-free dynamic range (SFDR) of 105.8 dB and a peak signal-to-noise and distortion ratio (SNDR) of 93 dB at a conversion rate of 1 MS/s. The power consumption is 8.28 mW, which corresponds to a Walden figure-of-merit of 7.2 pJ/conv and a Schreier figure-of-merit of 155.8 dB.","PeriodicalId":163200,"journal":{"name":"2021 IEEE 3rd International Conference on Circuits and Systems (ICCS)","volume":"329 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Analysis and Design of Sigma-Delta ADCs for Automotive Control Systems\",\"authors\":\"Yushi Chen, Zhiyuan Wang, Y. Zhuang, Hualian Tang\",\"doi\":\"10.1109/ICCS52645.2021.9697210\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a sigma-delta analog-to-digital converter (ADC) using discrete-time implementation dedicated to automotive control systems. The proposed ADC consists of a fourth-order sigma-delta modulator followed by a fifth-order cascaded integrator comb (CIC) decimator filter. The structure of the proposed modulator employs a cascaded integrator feed-forward (CIFF) topology. By using multi-bit quantizer, the modulator can apparently reduce quantization noise and make the loop more stable. Thanks to the input offset storage (IOS) technology and neutralization technology, the offset voltage of the comparator is sharply reduced by 35.5% and kick back noise is also eliminated. A random digital correction method is applied to make the feedback DAC insensitive to the mismatch of small-size capacitors and achieve better dynamic performance. The proposed ADC is implemented in a standard 0.18um CMOS process. Operating from a 1.8V supply, it achieves a peak spurious-free dynamic range (SFDR) of 105.8 dB and a peak signal-to-noise and distortion ratio (SNDR) of 93 dB at a conversion rate of 1 MS/s. The power consumption is 8.28 mW, which corresponds to a Walden figure-of-merit of 7.2 pJ/conv and a Schreier figure-of-merit of 155.8 dB.\",\"PeriodicalId\":163200,\"journal\":{\"name\":\"2021 IEEE 3rd International Conference on Circuits and Systems (ICCS)\",\"volume\":\"329 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 3rd International Conference on Circuits and Systems (ICCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCS52645.2021.9697210\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 3rd International Conference on Circuits and Systems (ICCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCS52645.2021.9697210","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了一种用于汽车控制系统的离散时间实现的σ - δ模数转换器(ADC)。所提出的ADC由一个四阶σ - δ调制器和一个五阶级联积分器梳状(CIC)抽取滤波器组成。所提出的调制器结构采用级联积分器前馈(CIFF)拓扑结构。通过采用多位量化器,调制器可以明显降低量化噪声,使环路更加稳定。由于采用了输入偏置存储(IOS)技术和中和技术,比较器的偏置电压大幅降低了35.5%,并消除了反踢噪声。采用随机数字校正方法使反馈DAC对小尺寸电容失配不敏感,从而获得更好的动态性能。该ADC采用标准的0.18um CMOS工艺实现。工作电源为1.8V,在1 MS/s的转换速率下,峰值无杂散动态范围(SFDR)为105.8 dB,峰值信噪比和失真比(SNDR)为93 dB。功耗为8.28 mW,对应于Walden品质因数为7.2 pJ/conv, Schreier品质因数为155.8 dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analysis and Design of Sigma-Delta ADCs for Automotive Control Systems
This paper presents a sigma-delta analog-to-digital converter (ADC) using discrete-time implementation dedicated to automotive control systems. The proposed ADC consists of a fourth-order sigma-delta modulator followed by a fifth-order cascaded integrator comb (CIC) decimator filter. The structure of the proposed modulator employs a cascaded integrator feed-forward (CIFF) topology. By using multi-bit quantizer, the modulator can apparently reduce quantization noise and make the loop more stable. Thanks to the input offset storage (IOS) technology and neutralization technology, the offset voltage of the comparator is sharply reduced by 35.5% and kick back noise is also eliminated. A random digital correction method is applied to make the feedback DAC insensitive to the mismatch of small-size capacitors and achieve better dynamic performance. The proposed ADC is implemented in a standard 0.18um CMOS process. Operating from a 1.8V supply, it achieves a peak spurious-free dynamic range (SFDR) of 105.8 dB and a peak signal-to-noise and distortion ratio (SNDR) of 93 dB at a conversion rate of 1 MS/s. The power consumption is 8.28 mW, which corresponds to a Walden figure-of-merit of 7.2 pJ/conv and a Schreier figure-of-merit of 155.8 dB.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信