Yingjie Yang, Lin Liang, Hai Shang, Yong Kang, Hui Yan
{"title":"高压SiC dsd堆叠压包封装设计","authors":"Yingjie Yang, Lin Liang, Hai Shang, Yong Kang, Hui Yan","doi":"10.1109/WiPDAAsia49671.2020.9360250","DOIUrl":null,"url":null,"abstract":"SiC drift step recovery diode (DSRD) could be applied in the field of nanosecond high-power pulses. There is a demand for packaging for higher voltage and higher speed SiC DSRD. This paper proposes a stacked structure consisting of several high voltage SiC DSRD chips connected in series by rigid press-pack packaging. Finite element simulations performed to investigate the parasitic parameter, thermal performance in the packaging show that the packaging gets low parasitic inductance of about 3.5 nH and favorable heat dissipation capability. For the high-voltage SiC DSRD press-pack modules, the high field concentration around the DSRD chips is more critical. The objective is to build uniform electric field by structural optimization. A methodology to optimize the length of the metal conductive layer inside the packaging is proposed. Finally, the impact of the length on the electric field distribution is investigated quantitatively with Maxwell simulations. The electric field optimization brought by the platform reduces the maximum electric field intensity by 16%, which provides a packaging design reference for the upcoming high-voltage SiC DSRD devices.","PeriodicalId":432666,"journal":{"name":"2020 IEEE Workshop on Wide Bandgap Power Devices and Applications in Asia (WiPDA Asia)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Press-Pack Packaging for High Voltage SiC DSRD Stack\",\"authors\":\"Yingjie Yang, Lin Liang, Hai Shang, Yong Kang, Hui Yan\",\"doi\":\"10.1109/WiPDAAsia49671.2020.9360250\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"SiC drift step recovery diode (DSRD) could be applied in the field of nanosecond high-power pulses. There is a demand for packaging for higher voltage and higher speed SiC DSRD. This paper proposes a stacked structure consisting of several high voltage SiC DSRD chips connected in series by rigid press-pack packaging. Finite element simulations performed to investigate the parasitic parameter, thermal performance in the packaging show that the packaging gets low parasitic inductance of about 3.5 nH and favorable heat dissipation capability. For the high-voltage SiC DSRD press-pack modules, the high field concentration around the DSRD chips is more critical. The objective is to build uniform electric field by structural optimization. A methodology to optimize the length of the metal conductive layer inside the packaging is proposed. Finally, the impact of the length on the electric field distribution is investigated quantitatively with Maxwell simulations. The electric field optimization brought by the platform reduces the maximum electric field intensity by 16%, which provides a packaging design reference for the upcoming high-voltage SiC DSRD devices.\",\"PeriodicalId\":432666,\"journal\":{\"name\":\"2020 IEEE Workshop on Wide Bandgap Power Devices and Applications in Asia (WiPDA Asia)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-09-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE Workshop on Wide Bandgap Power Devices and Applications in Asia (WiPDA Asia)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WiPDAAsia49671.2020.9360250\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Workshop on Wide Bandgap Power Devices and Applications in Asia (WiPDA Asia)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WiPDAAsia49671.2020.9360250","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of Press-Pack Packaging for High Voltage SiC DSRD Stack
SiC drift step recovery diode (DSRD) could be applied in the field of nanosecond high-power pulses. There is a demand for packaging for higher voltage and higher speed SiC DSRD. This paper proposes a stacked structure consisting of several high voltage SiC DSRD chips connected in series by rigid press-pack packaging. Finite element simulations performed to investigate the parasitic parameter, thermal performance in the packaging show that the packaging gets low parasitic inductance of about 3.5 nH and favorable heat dissipation capability. For the high-voltage SiC DSRD press-pack modules, the high field concentration around the DSRD chips is more critical. The objective is to build uniform electric field by structural optimization. A methodology to optimize the length of the metal conductive layer inside the packaging is proposed. Finally, the impact of the length on the electric field distribution is investigated quantitatively with Maxwell simulations. The electric field optimization brought by the platform reduces the maximum electric field intensity by 16%, which provides a packaging design reference for the upcoming high-voltage SiC DSRD devices.