T. Skotnicki, M. Jurczak, J. Martins, M. Paoli, B. Tormen, R. Pantel, C. Hernandez, I. Campidelli, E. Josse, G. Ricci, J. Galvier
{"title":"良好控制,选择性下蚀刻的Si/SiGe栅极,用于射频和高性能CMOS","authors":"T. Skotnicki, M. Jurczak, J. Martins, M. Paoli, B. Tormen, R. Pantel, C. Hernandez, I. Campidelli, E. Josse, G. Ricci, J. Galvier","doi":"10.1109/VLSIT.2000.852807","DOIUrl":null,"url":null,"abstract":"We propose a new process of selective lateral under-etching of bi-layered Si/SiGe gates, aimed at the formation of well-controlled notches. Weak Ge mole fraction (/spl les/30%) and moderate notch depth render the notch formation compatible with standard CMOS process, and prevent dispersions. The latter, in the case of a shallow notch (/spl les/25 nm) are even smaller than in reference Si-gate devices without a notch. Higher commutation speed, better transconductance and better SGE/DIBL immunity are demonstrated experimentally on notched gate devices.","PeriodicalId":268624,"journal":{"name":"2000 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.00CH37104)","volume":"95 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-06-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Well-controlled, selectively under-etched Si/SiGe gates for RF and high performance CMOS\",\"authors\":\"T. Skotnicki, M. Jurczak, J. Martins, M. Paoli, B. Tormen, R. Pantel, C. Hernandez, I. Campidelli, E. Josse, G. Ricci, J. Galvier\",\"doi\":\"10.1109/VLSIT.2000.852807\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We propose a new process of selective lateral under-etching of bi-layered Si/SiGe gates, aimed at the formation of well-controlled notches. Weak Ge mole fraction (/spl les/30%) and moderate notch depth render the notch formation compatible with standard CMOS process, and prevent dispersions. The latter, in the case of a shallow notch (/spl les/25 nm) are even smaller than in reference Si-gate devices without a notch. Higher commutation speed, better transconductance and better SGE/DIBL immunity are demonstrated experimentally on notched gate devices.\",\"PeriodicalId\":268624,\"journal\":{\"name\":\"2000 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.00CH37104)\",\"volume\":\"95 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-06-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.00CH37104)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.2000.852807\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.00CH37104)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2000.852807","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Well-controlled, selectively under-etched Si/SiGe gates for RF and high performance CMOS
We propose a new process of selective lateral under-etching of bi-layered Si/SiGe gates, aimed at the formation of well-controlled notches. Weak Ge mole fraction (/spl les/30%) and moderate notch depth render the notch formation compatible with standard CMOS process, and prevent dispersions. The latter, in the case of a shallow notch (/spl les/25 nm) are even smaller than in reference Si-gate devices without a notch. Higher commutation speed, better transconductance and better SGE/DIBL immunity are demonstrated experimentally on notched gate devices.