HEVC帧内预测算法的高级设计

A. Atitallah, Manel Kammoun
{"title":"HEVC帧内预测算法的高级设计","authors":"A. Atitallah, Manel Kammoun","doi":"10.1109/ATSIP49331.2020.9231677","DOIUrl":null,"url":null,"abstract":"In recent years, most of developers work continuously in order to improve design performances in term of energy efficiency and performances. Therefore, the adoption of high-level synthesis (HLS) techniques can help to reach these requirements, especially when dealing with such complex applications like High Efficiency Video Coding standard (HEVC).This paper discusses a case study of intra prediction algorithm of HEVC using HLS designing method. For this experiment, we used the version 10 of HEVC Test Model (HM) reference software which involves more than 300 functions and over 9000 lines of code. Moreover, this algorithm is implemented in SW/HW environment using Xilinx ZC 702 based-platform. Finally, the experimental results prove that the hardware implementation is able to process 51 video frames per seconde of Full HD (1920xl080p) resolution. However, the SW/HW design can only decode 15 frames per second for 240p video resolutions with a gain of 6% in frame rate and 70% in power consumption relative to SW implementation.","PeriodicalId":384018,"journal":{"name":"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High-level design of HEVC intra prediction algorithm\",\"authors\":\"A. Atitallah, Manel Kammoun\",\"doi\":\"10.1109/ATSIP49331.2020.9231677\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In recent years, most of developers work continuously in order to improve design performances in term of energy efficiency and performances. Therefore, the adoption of high-level synthesis (HLS) techniques can help to reach these requirements, especially when dealing with such complex applications like High Efficiency Video Coding standard (HEVC).This paper discusses a case study of intra prediction algorithm of HEVC using HLS designing method. For this experiment, we used the version 10 of HEVC Test Model (HM) reference software which involves more than 300 functions and over 9000 lines of code. Moreover, this algorithm is implemented in SW/HW environment using Xilinx ZC 702 based-platform. Finally, the experimental results prove that the hardware implementation is able to process 51 video frames per seconde of Full HD (1920xl080p) resolution. However, the SW/HW design can only decode 15 frames per second for 240p video resolutions with a gain of 6% in frame rate and 70% in power consumption relative to SW implementation.\",\"PeriodicalId\":384018,\"journal\":{\"name\":\"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATSIP49331.2020.9231677\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATSIP49331.2020.9231677","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

近年来,大多数开发商都在不断努力,以提高设计的能效和性能。因此,采用高级合成(HLS)技术可以帮助达到这些要求,特别是在处理像高效视频编码标准(HEVC)这样的复杂应用时。本文讨论了一种基于HLS设计方法的HEVC帧内预测算法。在本次实验中,我们使用了HEVC测试模型(HM)参考软件的10版,该软件涉及300多个函数和9000多行代码。并在基于Xilinx zc702平台的软件/硬件环境下实现了该算法。最后,实验结果证明,硬件实现能够处理51帧/秒的全高清(1920x1080p)分辨率的视频。然而,对于240p视频分辨率,SW/HW设计只能每秒解码15帧,帧率提高6%,功耗降低70%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High-level design of HEVC intra prediction algorithm
In recent years, most of developers work continuously in order to improve design performances in term of energy efficiency and performances. Therefore, the adoption of high-level synthesis (HLS) techniques can help to reach these requirements, especially when dealing with such complex applications like High Efficiency Video Coding standard (HEVC).This paper discusses a case study of intra prediction algorithm of HEVC using HLS designing method. For this experiment, we used the version 10 of HEVC Test Model (HM) reference software which involves more than 300 functions and over 9000 lines of code. Moreover, this algorithm is implemented in SW/HW environment using Xilinx ZC 702 based-platform. Finally, the experimental results prove that the hardware implementation is able to process 51 video frames per seconde of Full HD (1920xl080p) resolution. However, the SW/HW design can only decode 15 frames per second for 240p video resolutions with a gain of 6% in frame rate and 70% in power consumption relative to SW implementation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信