{"title":"HEVC帧内预测算法的高级设计","authors":"A. Atitallah, Manel Kammoun","doi":"10.1109/ATSIP49331.2020.9231677","DOIUrl":null,"url":null,"abstract":"In recent years, most of developers work continuously in order to improve design performances in term of energy efficiency and performances. Therefore, the adoption of high-level synthesis (HLS) techniques can help to reach these requirements, especially when dealing with such complex applications like High Efficiency Video Coding standard (HEVC).This paper discusses a case study of intra prediction algorithm of HEVC using HLS designing method. For this experiment, we used the version 10 of HEVC Test Model (HM) reference software which involves more than 300 functions and over 9000 lines of code. Moreover, this algorithm is implemented in SW/HW environment using Xilinx ZC 702 based-platform. Finally, the experimental results prove that the hardware implementation is able to process 51 video frames per seconde of Full HD (1920xl080p) resolution. However, the SW/HW design can only decode 15 frames per second for 240p video resolutions with a gain of 6% in frame rate and 70% in power consumption relative to SW implementation.","PeriodicalId":384018,"journal":{"name":"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High-level design of HEVC intra prediction algorithm\",\"authors\":\"A. Atitallah, Manel Kammoun\",\"doi\":\"10.1109/ATSIP49331.2020.9231677\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In recent years, most of developers work continuously in order to improve design performances in term of energy efficiency and performances. Therefore, the adoption of high-level synthesis (HLS) techniques can help to reach these requirements, especially when dealing with such complex applications like High Efficiency Video Coding standard (HEVC).This paper discusses a case study of intra prediction algorithm of HEVC using HLS designing method. For this experiment, we used the version 10 of HEVC Test Model (HM) reference software which involves more than 300 functions and over 9000 lines of code. Moreover, this algorithm is implemented in SW/HW environment using Xilinx ZC 702 based-platform. Finally, the experimental results prove that the hardware implementation is able to process 51 video frames per seconde of Full HD (1920xl080p) resolution. However, the SW/HW design can only decode 15 frames per second for 240p video resolutions with a gain of 6% in frame rate and 70% in power consumption relative to SW implementation.\",\"PeriodicalId\":384018,\"journal\":{\"name\":\"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ATSIP49331.2020.9231677\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 5th International Conference on Advanced Technologies for Signal and Image Processing (ATSIP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATSIP49331.2020.9231677","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
High-level design of HEVC intra prediction algorithm
In recent years, most of developers work continuously in order to improve design performances in term of energy efficiency and performances. Therefore, the adoption of high-level synthesis (HLS) techniques can help to reach these requirements, especially when dealing with such complex applications like High Efficiency Video Coding standard (HEVC).This paper discusses a case study of intra prediction algorithm of HEVC using HLS designing method. For this experiment, we used the version 10 of HEVC Test Model (HM) reference software which involves more than 300 functions and over 9000 lines of code. Moreover, this algorithm is implemented in SW/HW environment using Xilinx ZC 702 based-platform. Finally, the experimental results prove that the hardware implementation is able to process 51 video frames per seconde of Full HD (1920xl080p) resolution. However, the SW/HW design can only decode 15 frames per second for 240p video resolutions with a gain of 6% in frame rate and 70% in power consumption relative to SW implementation.