KwangMyoung Rho, Y. Koh, C. Park, S. Hwang, Ha Poong Chung, M. J. Chung, Dai-Hoon Lee
{"title":"深亚微米CMOSFET特性与浅源漏结深度的关系","authors":"KwangMyoung Rho, Y. Koh, C. Park, S. Hwang, Ha Poong Chung, M. J. Chung, Dai-Hoon Lee","doi":"10.1109/TENCON.1995.496397","DOIUrl":null,"url":null,"abstract":"With the MOSES (Mask Oxide Sidewall Etch Scheme) process which uses a conventional i-line stepper and isotropic wet etching, CMOSFETs with fine gate patterns of 0.1 /spl mu/m or less are fabricated and characterized successfully. To improve the short channel effect of 0.1 /spl mu/m CMOS devices, the screening oxide is deposited before the low energy ion implantation for source/drain extensions and a two step sidewall scheme is adopted. Through the characterization of 0.1 /spl mu/m CMOS devices, it is found that the screening oxide deposition scheme has a larger capability of suppressing the short channel effects than the two step sidewall scheme. In the case of 200 /spl Aring/-thick screening oxide deposition, both NMOS and PMOS devices maintain good subthreshold characteristics down to 0.1 /spl mu/m effective channel lengths, and show affordable drain saturation current reduction and low impact ionization rates.","PeriodicalId":425138,"journal":{"name":"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-11-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Dependence of deep submicron CMOSFET characteristics on shallow source/drain junction depth\",\"authors\":\"KwangMyoung Rho, Y. Koh, C. Park, S. Hwang, Ha Poong Chung, M. J. Chung, Dai-Hoon Lee\",\"doi\":\"10.1109/TENCON.1995.496397\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the MOSES (Mask Oxide Sidewall Etch Scheme) process which uses a conventional i-line stepper and isotropic wet etching, CMOSFETs with fine gate patterns of 0.1 /spl mu/m or less are fabricated and characterized successfully. To improve the short channel effect of 0.1 /spl mu/m CMOS devices, the screening oxide is deposited before the low energy ion implantation for source/drain extensions and a two step sidewall scheme is adopted. Through the characterization of 0.1 /spl mu/m CMOS devices, it is found that the screening oxide deposition scheme has a larger capability of suppressing the short channel effects than the two step sidewall scheme. In the case of 200 /spl Aring/-thick screening oxide deposition, both NMOS and PMOS devices maintain good subthreshold characteristics down to 0.1 /spl mu/m effective channel lengths, and show affordable drain saturation current reduction and low impact ionization rates.\",\"PeriodicalId\":425138,\"journal\":{\"name\":\"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-11-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TENCON.1995.496397\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1995 IEEE TENCON. IEEE Region 10 International Conference on Microelectronics and VLSI. 'Asia-Pacific Microelectronics 2000'. Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENCON.1995.496397","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Dependence of deep submicron CMOSFET characteristics on shallow source/drain junction depth
With the MOSES (Mask Oxide Sidewall Etch Scheme) process which uses a conventional i-line stepper and isotropic wet etching, CMOSFETs with fine gate patterns of 0.1 /spl mu/m or less are fabricated and characterized successfully. To improve the short channel effect of 0.1 /spl mu/m CMOS devices, the screening oxide is deposited before the low energy ion implantation for source/drain extensions and a two step sidewall scheme is adopted. Through the characterization of 0.1 /spl mu/m CMOS devices, it is found that the screening oxide deposition scheme has a larger capability of suppressing the short channel effects than the two step sidewall scheme. In the case of 200 /spl Aring/-thick screening oxide deposition, both NMOS and PMOS devices maintain good subthreshold characteristics down to 0.1 /spl mu/m effective channel lengths, and show affordable drain saturation current reduction and low impact ionization rates.