一种用于助听器的高效FIR滤波器设计方法

Srinivasa Reddy Kotha, Devendra Bilaye, Utkarsh Jain, S. K. Sahoo
{"title":"一种用于助听器的高效FIR滤波器设计方法","authors":"Srinivasa Reddy Kotha, Devendra Bilaye, Utkarsh Jain, S. K. Sahoo","doi":"10.1109/ISVDAT.2014.6881051","DOIUrl":null,"url":null,"abstract":"In this paper, a constant coefficient finite impulse response (FIR) filter design has been proposed for hearing aid application. The major change in the proposed architecture is the use of 4:2 compressors instead of using adders. The 17 order filter for hearing aid has been realized at gate level using Verilog HDL. The architectures have been implemented in UMC 90nm technology by the use of Cadence RTL compiler. Synthesis results of the proposed architecture show an improvement of 39.4% and 11.34% in speed and area respectively as compared to the recently published architecture. The proposed architecture provides significant gain of 46.3% in area-delay product (ADP) and 23.7% in power-delay product (PDP). Finally, the functionality of the architecture has been verified by Altera DSP Builder tool.","PeriodicalId":217280,"journal":{"name":"18th International Symposium on VLSI Design and Test","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"An approach for efficient FIR filter design for hearing aid application\",\"authors\":\"Srinivasa Reddy Kotha, Devendra Bilaye, Utkarsh Jain, S. K. Sahoo\",\"doi\":\"10.1109/ISVDAT.2014.6881051\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a constant coefficient finite impulse response (FIR) filter design has been proposed for hearing aid application. The major change in the proposed architecture is the use of 4:2 compressors instead of using adders. The 17 order filter for hearing aid has been realized at gate level using Verilog HDL. The architectures have been implemented in UMC 90nm technology by the use of Cadence RTL compiler. Synthesis results of the proposed architecture show an improvement of 39.4% and 11.34% in speed and area respectively as compared to the recently published architecture. The proposed architecture provides significant gain of 46.3% in area-delay product (ADP) and 23.7% in power-delay product (PDP). Finally, the functionality of the architecture has been verified by Altera DSP Builder tool.\",\"PeriodicalId\":217280,\"journal\":{\"name\":\"18th International Symposium on VLSI Design and Test\",\"volume\":\"32 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-07-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"18th International Symposium on VLSI Design and Test\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVDAT.2014.6881051\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"18th International Symposium on VLSI Design and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVDAT.2014.6881051","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

本文提出了一种用于助听器的常系数有限脉冲响应(FIR)滤波器设计。提议架构的主要变化是使用4:2压缩器而不是加法器。用Verilog HDL在门级实现了17阶助听器滤波器。该体系结构已在UMC 90nm技术上使用Cadence RTL编译器实现。综合结果表明,与现有结构相比,该结构在速度和面积上分别提高了39.4%和11.34%。该架构在面积延迟产品(ADP)和功率延迟产品(PDP)上分别获得46.3%和23.7%的增益。最后,利用Altera DSP Builder工具对该架构的功能进行了验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An approach for efficient FIR filter design for hearing aid application
In this paper, a constant coefficient finite impulse response (FIR) filter design has been proposed for hearing aid application. The major change in the proposed architecture is the use of 4:2 compressors instead of using adders. The 17 order filter for hearing aid has been realized at gate level using Verilog HDL. The architectures have been implemented in UMC 90nm technology by the use of Cadence RTL compiler. Synthesis results of the proposed architecture show an improvement of 39.4% and 11.34% in speed and area respectively as compared to the recently published architecture. The proposed architecture provides significant gain of 46.3% in area-delay product (ADP) and 23.7% in power-delay product (PDP). Finally, the functionality of the architecture has been verified by Altera DSP Builder tool.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信