基于RISC-V架构微处理器的自动验证平台

J. Qiu, F. Ye, Hua Zhou
{"title":"基于RISC-V架构微处理器的自动验证平台","authors":"J. Qiu, F. Ye, Hua Zhou","doi":"10.1109/INSAI54028.2021.00037","DOIUrl":null,"url":null,"abstract":"As the scale of microprocessor chips and its design complexity continues to increase, the verification becomes more and more difficult. The microprocessor is the core component of computer system, and the instruction set of which is an important cornerstone for building the basic software and hardware ecosystem. The instruction set is a set of specifications for translating program language into machine language, and is the interface of software and hardware collaboration. This paper proposes an automatic, hierarchical verification platform and gives the verification results of the RISC-V base instruction. For the call of different instructions, only the top-level module name corresponding to the call needs to be changed.","PeriodicalId":232335,"journal":{"name":"2021 International Conference on Networking Systems of AI (INSAI)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Automatic Verification Platform Based on RISC-V Architecture Microprocessor\",\"authors\":\"J. Qiu, F. Ye, Hua Zhou\",\"doi\":\"10.1109/INSAI54028.2021.00037\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As the scale of microprocessor chips and its design complexity continues to increase, the verification becomes more and more difficult. The microprocessor is the core component of computer system, and the instruction set of which is an important cornerstone for building the basic software and hardware ecosystem. The instruction set is a set of specifications for translating program language into machine language, and is the interface of software and hardware collaboration. This paper proposes an automatic, hierarchical verification platform and gives the verification results of the RISC-V base instruction. For the call of different instructions, only the top-level module name corresponding to the call needs to be changed.\",\"PeriodicalId\":232335,\"journal\":{\"name\":\"2021 International Conference on Networking Systems of AI (INSAI)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 International Conference on Networking Systems of AI (INSAI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/INSAI54028.2021.00037\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 International Conference on Networking Systems of AI (INSAI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INSAI54028.2021.00037","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

随着微处理器芯片规模和设计复杂度的不断增加,验证变得越来越困难。微处理器是计算机系统的核心部件,其指令集是构建基本软硬件生态系统的重要基石。指令集是将程序语言转换为机器语言的一套规范,是软件和硬件协作的接口。提出了一种自动分层验证平台,并给出了RISC-V基指令的验证结果。对于不同指令的调用,只需要修改调用对应的顶层模块名。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Automatic Verification Platform Based on RISC-V Architecture Microprocessor
As the scale of microprocessor chips and its design complexity continues to increase, the verification becomes more and more difficult. The microprocessor is the core component of computer system, and the instruction set of which is an important cornerstone for building the basic software and hardware ecosystem. The instruction set is a set of specifications for translating program language into machine language, and is the interface of software and hardware collaboration. This paper proposes an automatic, hierarchical verification platform and gives the verification results of the RISC-V base instruction. For the call of different instructions, only the top-level module name corresponding to the call needs to be changed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信