用于低功率锁相环的带注入锁相分频器的CMOS集成1ghz环形振荡器

Jusang Park, Seung-Su Chun, Hoyong Choi, Namsoo Kim
{"title":"用于低功率锁相环的带注入锁相分频器的CMOS集成1ghz环形振荡器","authors":"Jusang Park, Seung-Su Chun, Hoyong Choi, Namsoo Kim","doi":"10.1109/SAPIW.2018.8401648","DOIUrl":null,"url":null,"abstract":"This paper introduces a low power frequency divider in an integrated CMOS phase-locked loop (PLL). An injection-locked frequency divider (ILFD) is designed with a current-mode logic (CML) frequency divider to obtain the broad-band and high frequency operation. Ring oscillator operates at 1 GHz and ILFD is supposed to provide the operation of divide-by-2 (/2). The structure of ILFD is designed to be similar with that of oscillator in order to adjust the frequency alignment between the oscillator and ILFD. CML frequency divider is applied as the 2nd-stage divider. The proposed frequency divider is applied in the conventional PLL which is integrated with 0.18 μm CMOS process. Simulation test shows that the /2 ILFD and /16 CML frequency divider operates accurately and the total power consumption of 32 mW is obtained at the input frequency of 1 GHz.","PeriodicalId":423850,"journal":{"name":"2018 IEEE 22nd Workshop on Signal and Power Integrity (SPI)","volume":"97 4","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"CMOS integrated 1 GHz ring oscillator with injection-locked frequency divider for low power PLL\",\"authors\":\"Jusang Park, Seung-Su Chun, Hoyong Choi, Namsoo Kim\",\"doi\":\"10.1109/SAPIW.2018.8401648\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper introduces a low power frequency divider in an integrated CMOS phase-locked loop (PLL). An injection-locked frequency divider (ILFD) is designed with a current-mode logic (CML) frequency divider to obtain the broad-band and high frequency operation. Ring oscillator operates at 1 GHz and ILFD is supposed to provide the operation of divide-by-2 (/2). The structure of ILFD is designed to be similar with that of oscillator in order to adjust the frequency alignment between the oscillator and ILFD. CML frequency divider is applied as the 2nd-stage divider. The proposed frequency divider is applied in the conventional PLL which is integrated with 0.18 μm CMOS process. Simulation test shows that the /2 ILFD and /16 CML frequency divider operates accurately and the total power consumption of 32 mW is obtained at the input frequency of 1 GHz.\",\"PeriodicalId\":423850,\"journal\":{\"name\":\"2018 IEEE 22nd Workshop on Signal and Power Integrity (SPI)\",\"volume\":\"97 4\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-05-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 22nd Workshop on Signal and Power Integrity (SPI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SAPIW.2018.8401648\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 22nd Workshop on Signal and Power Integrity (SPI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SAPIW.2018.8401648","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

介绍了一种集成CMOS锁相环(PLL)中的低功率分频器。设计了一种注入锁定分频器(ILFD),采用电流模逻辑分频器(CML)实现宽带高频工作。环形振荡器工作在1ghz, ILFD应该提供除以2(/2)的操作。为了调整振荡器与ILFD之间的频率对准,ILFD的结构被设计成与振荡器相似。采用CML分频器作为二级分频器。该分频器应用于集成了0.18 μm CMOS工艺的传统锁相环中。仿真测试表明,/2 ILFD和/16 CML分频器在1 GHz输入频率下工作准确,总功耗为32 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
CMOS integrated 1 GHz ring oscillator with injection-locked frequency divider for low power PLL
This paper introduces a low power frequency divider in an integrated CMOS phase-locked loop (PLL). An injection-locked frequency divider (ILFD) is designed with a current-mode logic (CML) frequency divider to obtain the broad-band and high frequency operation. Ring oscillator operates at 1 GHz and ILFD is supposed to provide the operation of divide-by-2 (/2). The structure of ILFD is designed to be similar with that of oscillator in order to adjust the frequency alignment between the oscillator and ILFD. CML frequency divider is applied as the 2nd-stage divider. The proposed frequency divider is applied in the conventional PLL which is integrated with 0.18 μm CMOS process. Simulation test shows that the /2 ILFD and /16 CML frequency divider operates accurately and the total power consumption of 32 mW is obtained at the input frequency of 1 GHz.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信