{"title":"乱序消息传递对缓存一致性协议的影响","authors":"M. Toncev, M. Tomasevic, J. Dordevic, M. Aleksic","doi":"10.1109/CCECE.2001.933717","DOIUrl":null,"url":null,"abstract":"The opimizations of the communication controller improve the overall performance of a distributed shared memory (DSM) system, but also make the out-of-order message delivery possible which can lead to deadlock situations, The goal of the paper is to propose the solution for preventing the deadlock and to evaluate the performance for a real workload. First, the basic cache coherence protocol was adopted and the actions implied by the directory data access model, requirements for a relaxed memory consistency model, and network and controller delays are also defined. After that, the critical situations are clearly identified. Then, a solution for deadlock avoidance, which uses two-bit counters for rejected acknowledgement messages, is proposed. The simulation analysis with the representative SPLASH-2 real benchmark suite was carried out to evaluate the overall performance. Finally, the results of the analysis are presented and discussed for different system parameter values.","PeriodicalId":184523,"journal":{"name":"Canadian Conference on Electrical and Computer Engineering 2001. Conference Proceedings (Cat. No.01TH8555)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"The impact of out-of-order message delivery on cache coherence protocols\",\"authors\":\"M. Toncev, M. Tomasevic, J. Dordevic, M. Aleksic\",\"doi\":\"10.1109/CCECE.2001.933717\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The opimizations of the communication controller improve the overall performance of a distributed shared memory (DSM) system, but also make the out-of-order message delivery possible which can lead to deadlock situations, The goal of the paper is to propose the solution for preventing the deadlock and to evaluate the performance for a real workload. First, the basic cache coherence protocol was adopted and the actions implied by the directory data access model, requirements for a relaxed memory consistency model, and network and controller delays are also defined. After that, the critical situations are clearly identified. Then, a solution for deadlock avoidance, which uses two-bit counters for rejected acknowledgement messages, is proposed. The simulation analysis with the representative SPLASH-2 real benchmark suite was carried out to evaluate the overall performance. Finally, the results of the analysis are presented and discussed for different system parameter values.\",\"PeriodicalId\":184523,\"journal\":{\"name\":\"Canadian Conference on Electrical and Computer Engineering 2001. Conference Proceedings (Cat. No.01TH8555)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-05-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Canadian Conference on Electrical and Computer Engineering 2001. Conference Proceedings (Cat. No.01TH8555)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CCECE.2001.933717\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Canadian Conference on Electrical and Computer Engineering 2001. Conference Proceedings (Cat. No.01TH8555)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCECE.2001.933717","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
The impact of out-of-order message delivery on cache coherence protocols
The opimizations of the communication controller improve the overall performance of a distributed shared memory (DSM) system, but also make the out-of-order message delivery possible which can lead to deadlock situations, The goal of the paper is to propose the solution for preventing the deadlock and to evaluate the performance for a real workload. First, the basic cache coherence protocol was adopted and the actions implied by the directory data access model, requirements for a relaxed memory consistency model, and network and controller delays are also defined. After that, the critical situations are clearly identified. Then, a solution for deadlock avoidance, which uses two-bit counters for rejected acknowledgement messages, is proposed. The simulation analysis with the representative SPLASH-2 real benchmark suite was carried out to evaluate the overall performance. Finally, the results of the analysis are presented and discussed for different system parameter values.