乱序消息传递对缓存一致性协议的影响

M. Toncev, M. Tomasevic, J. Dordevic, M. Aleksic
{"title":"乱序消息传递对缓存一致性协议的影响","authors":"M. Toncev, M. Tomasevic, J. Dordevic, M. Aleksic","doi":"10.1109/CCECE.2001.933717","DOIUrl":null,"url":null,"abstract":"The opimizations of the communication controller improve the overall performance of a distributed shared memory (DSM) system, but also make the out-of-order message delivery possible which can lead to deadlock situations, The goal of the paper is to propose the solution for preventing the deadlock and to evaluate the performance for a real workload. First, the basic cache coherence protocol was adopted and the actions implied by the directory data access model, requirements for a relaxed memory consistency model, and network and controller delays are also defined. After that, the critical situations are clearly identified. Then, a solution for deadlock avoidance, which uses two-bit counters for rejected acknowledgement messages, is proposed. The simulation analysis with the representative SPLASH-2 real benchmark suite was carried out to evaluate the overall performance. Finally, the results of the analysis are presented and discussed for different system parameter values.","PeriodicalId":184523,"journal":{"name":"Canadian Conference on Electrical and Computer Engineering 2001. Conference Proceedings (Cat. No.01TH8555)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"The impact of out-of-order message delivery on cache coherence protocols\",\"authors\":\"M. Toncev, M. Tomasevic, J. Dordevic, M. Aleksic\",\"doi\":\"10.1109/CCECE.2001.933717\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The opimizations of the communication controller improve the overall performance of a distributed shared memory (DSM) system, but also make the out-of-order message delivery possible which can lead to deadlock situations, The goal of the paper is to propose the solution for preventing the deadlock and to evaluate the performance for a real workload. First, the basic cache coherence protocol was adopted and the actions implied by the directory data access model, requirements for a relaxed memory consistency model, and network and controller delays are also defined. After that, the critical situations are clearly identified. Then, a solution for deadlock avoidance, which uses two-bit counters for rejected acknowledgement messages, is proposed. The simulation analysis with the representative SPLASH-2 real benchmark suite was carried out to evaluate the overall performance. Finally, the results of the analysis are presented and discussed for different system parameter values.\",\"PeriodicalId\":184523,\"journal\":{\"name\":\"Canadian Conference on Electrical and Computer Engineering 2001. Conference Proceedings (Cat. No.01TH8555)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-05-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Canadian Conference on Electrical and Computer Engineering 2001. Conference Proceedings (Cat. No.01TH8555)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CCECE.2001.933717\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Canadian Conference on Electrical and Computer Engineering 2001. Conference Proceedings (Cat. No.01TH8555)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCECE.2001.933717","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

通信控制器的优化提高了分布式共享内存(DSM)系统的整体性能,但也使无序的消息传递可能导致死锁,本文的目标是提出防止死锁的解决方案,并对实际工作负载的性能进行评估。首先,采用了基本的缓存一致性协议,定义了目录数据访问模型所隐含的动作、对宽松内存一致性模型的要求以及网络和控制器延迟。在此之后,危急情况被清楚地识别出来。然后,提出了一种避免死锁的解决方案,该方案使用两位计数器来处理被拒绝的确认消息。利用具有代表性的SPLASH-2真实基准测试套件进行仿真分析,以评估其整体性能。最后,给出了不同系统参数值下的分析结果并进行了讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The impact of out-of-order message delivery on cache coherence protocols
The opimizations of the communication controller improve the overall performance of a distributed shared memory (DSM) system, but also make the out-of-order message delivery possible which can lead to deadlock situations, The goal of the paper is to propose the solution for preventing the deadlock and to evaluate the performance for a real workload. First, the basic cache coherence protocol was adopted and the actions implied by the directory data access model, requirements for a relaxed memory consistency model, and network and controller delays are also defined. After that, the critical situations are clearly identified. Then, a solution for deadlock avoidance, which uses two-bit counters for rejected acknowledgement messages, is proposed. The simulation analysis with the representative SPLASH-2 real benchmark suite was carried out to evaluate the overall performance. Finally, the results of the analysis are presented and discussed for different system parameter values.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信