可行纳米电子设计的缺陷和容错单元结构

F. Martorell, A. Rubio
{"title":"可行纳米电子设计的缺陷和容错单元结构","authors":"F. Martorell, A. Rubio","doi":"10.1109/DTIS.2006.1708697","DOIUrl":null,"url":null,"abstract":"Several nanoelectronic devices have been already proved. However, no architecture which makes use of them provides a feasible opportunity to build a medium/large system. Nanoarchitecture proposals only solve a small part or the problems needed to achieve a real design. In this paper we review the two main approaches to nanoarchitectures showing some of their shortcomings. Taking into account these limitations, we propose and analyze a cell architecture that overcomes most of them. This architecture combines nanodevices with MOS technology to define a new architecture able to take advantage of both of them in a structure feasible for practical implementation. Using the cell structure we build 2 and 3-input NAND gates showing their error probabilities. Finally, we outline a method to further improve the structure's tolerance by taking advantage of interferences among nanodevices","PeriodicalId":399250,"journal":{"name":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-10-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Defect and fault tolerant cell architecture for feasible nanoelectronic designs\",\"authors\":\"F. Martorell, A. Rubio\",\"doi\":\"10.1109/DTIS.2006.1708697\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Several nanoelectronic devices have been already proved. However, no architecture which makes use of them provides a feasible opportunity to build a medium/large system. Nanoarchitecture proposals only solve a small part or the problems needed to achieve a real design. In this paper we review the two main approaches to nanoarchitectures showing some of their shortcomings. Taking into account these limitations, we propose and analyze a cell architecture that overcomes most of them. This architecture combines nanodevices with MOS technology to define a new architecture able to take advantage of both of them in a structure feasible for practical implementation. Using the cell structure we build 2 and 3-input NAND gates showing their error probabilities. Finally, we outline a method to further improve the structure's tolerance by taking advantage of interferences among nanodevices\",\"PeriodicalId\":399250,\"journal\":{\"name\":\"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.\",\"volume\":\"55 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-10-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DTIS.2006.1708697\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Design and Test of Integrated Systems in Nanoscale Technology, 2006. DTIS 2006.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2006.1708697","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

一些纳米电子器件已经被证实。然而,没有一种利用它们的体系结构提供了构建中型/大型系统的可行机会。纳米架构建议只能解决实现真正设计所需的一小部分问题。在本文中,我们回顾了纳米结构的两种主要方法,并指出了它们的一些缺点。考虑到这些限制,我们提出并分析了一种克服大多数限制的单元结构。该体系结构将纳米器件与MOS技术相结合,定义了一种新的体系结构,能够在实际实现的结构中利用两者的优势。使用单元结构,我们构建了2和3输入NAND门,显示了它们的误差概率。最后,我们概述了一种利用纳米器件之间的干扰进一步提高结构容差的方法
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Defect and fault tolerant cell architecture for feasible nanoelectronic designs
Several nanoelectronic devices have been already proved. However, no architecture which makes use of them provides a feasible opportunity to build a medium/large system. Nanoarchitecture proposals only solve a small part or the problems needed to achieve a real design. In this paper we review the two main approaches to nanoarchitectures showing some of their shortcomings. Taking into account these limitations, we propose and analyze a cell architecture that overcomes most of them. This architecture combines nanodevices with MOS technology to define a new architecture able to take advantage of both of them in a structure feasible for practical implementation. Using the cell structure we build 2 and 3-input NAND gates showing their error probabilities. Finally, we outline a method to further improve the structure's tolerance by taking advantage of interferences among nanodevices
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信