{"title":"用于数据包处理的分布式和可扩展的体系结构","authors":"B. Roabtmili, Nasser Yazdani, M. Nourani","doi":"10.1109/APCC.2003.1274245","DOIUrl":null,"url":null,"abstract":"Growth of network line speeds and needs for new services in routers have led to the emergence of new generation of fast and scalable devices for packet processing, called network processors. In this paper, we propose a distributed model for packet processing, which is appropriate for network processors. In this model, the systems are extended to small networks of some basic connected nodes. Architecture of connections and topology of networks is the most important challenging task facing the designer. The proposed architecture contains a special instruction set devised for network environments. The architecture can be easily scaled and redesigned in functionality, instructions, memory and I/O system.","PeriodicalId":277507,"journal":{"name":"9th Asia-Pacific Conference on Communications (IEEE Cat. No.03EX732)","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-09-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A distributed and scalable architecture for packet processing\",\"authors\":\"B. Roabtmili, Nasser Yazdani, M. Nourani\",\"doi\":\"10.1109/APCC.2003.1274245\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Growth of network line speeds and needs for new services in routers have led to the emergence of new generation of fast and scalable devices for packet processing, called network processors. In this paper, we propose a distributed model for packet processing, which is appropriate for network processors. In this model, the systems are extended to small networks of some basic connected nodes. Architecture of connections and topology of networks is the most important challenging task facing the designer. The proposed architecture contains a special instruction set devised for network environments. The architecture can be easily scaled and redesigned in functionality, instructions, memory and I/O system.\",\"PeriodicalId\":277507,\"journal\":{\"name\":\"9th Asia-Pacific Conference on Communications (IEEE Cat. No.03EX732)\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-09-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"9th Asia-Pacific Conference on Communications (IEEE Cat. No.03EX732)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APCC.2003.1274245\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"9th Asia-Pacific Conference on Communications (IEEE Cat. No.03EX732)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCC.2003.1274245","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A distributed and scalable architecture for packet processing
Growth of network line speeds and needs for new services in routers have led to the emergence of new generation of fast and scalable devices for packet processing, called network processors. In this paper, we propose a distributed model for packet processing, which is appropriate for network processors. In this model, the systems are extended to small networks of some basic connected nodes. Architecture of connections and topology of networks is the most important challenging task facing the designer. The proposed architecture contains a special instruction set devised for network environments. The architecture can be easily scaled and redesigned in functionality, instructions, memory and I/O system.